##// END OF EJS Templates
Added file init for RAM_CEL IP.[Need tests]...
Added file init for RAM_CEL IP.[Need tests] Made IIR filter design more GHDL friendly.

File last commit:

r226:9c9d4ca3fdbf alexis
r641:0dc1942211a7 default
Show More
Makefile
61 lines | 1.8 KiB | text/x-makefile | MakefileLexer
include .config
#GRLIB=$(GRLIB)
TOP=ici4
BOARD=ICI4-main-BD
#BOARD=SP601
include ../../boards/$(BOARD)/Makefile.inc
DEVICE=$(PART)-$(PACKAGE)$(SPEED)
#UCF=$(GRLIB)/boards/$(BOARD)/ICI3.ucf
UCF=../../boards/$(BOARD)/ICI4-Main-BD.ucf
QSF=../../boards/$(BOARD)/$(TOP).qsf
EFFORT=high
ISEMAPOPT="-timing"
XSTOPT=""
SYNPOPT="set_option -maxfan 100; set_option -pipe 1; set_option -retiming 1; set_option -write_apr_constraint 0"
VHDLOPTSYNFILES= \
ICI4HDL/Convertisseur_config.vhd \
ICI4HDL/Convertisseur_Data.vhd \
ICI4HDL/DC_FRAME_PLACER.vhd \
ICI4HDL/DC_SMPL_CLK.vhd \
ICI4HDL/LF_FRAME_PLACER.vhd \
ICI4HDL/LF_SMPL_CLK.vhd \
ICI4HDL/Fast2SlowSync.vhd \
ICI4HDL/Slow2FastSync.vhd \
ICI4HDL/CrossDomainSyncGen.vhd \
ICI4HDL/TM_MODULE.vhd \
ICI4HDL/DC_ACQ_TOP.vhd \
ICI4HDL/LF_ACQ_TOP.vhd \
ICI4HDL/FAKE_ADC.vhd \
ICI4HDL/OneShot.vhd \
ICI4HDL/IIR_FILTER_TOP.vhd
VHDLSYNFILES= \
config.vhd ici4.vhd
VHDLSIMFILES=testbench.vhd
SIMTOP=testbench
#SDCFILE=$(GRLIB)/boards/$(BOARD)/default.sdc
SDCFILE=default.sdc
BITGEN=../../boards/$(BOARD)/default.ut
CLEAN=soft-clean
VCOMOPT=-explicit
TECHLIBS = secureip unisim
LIBSKIP = core1553bbc core1553brm core1553brt gr1553 corePCIF \
tmtc openchip cypress ihp gleichmann gsi fmf spansion
DIRSKIP = b1553 pcif leon2 leon2ft crypto satcan pci leon3ft ambatest \
leon4 leon4b64 l2cache gr1553b iommu haps ascs slink coremp7 pwm \
ac97 hcan usb
DIRADD =
FILEADD =
FILESKIP = grcan.vhd ddr2.v mobile_ddr.v
include $(GRLIB)/bin/Makefile
include $(GRLIB)/software/leon3/Makefile
################## project specific targets ##########################
flash:
xc3sprog -c ftdi -p 1 ici4.bit