Fifo_Read.vhd
70 lines
| 2.8 KiB
| text/x-vhdl
|
VhdlLexer
|
r44 | ------------------------------------------------------------------------------ | |
-- This file is a part of the LPP VHDL IP LIBRARY | |||
-- Copyright (C) 2009 - 2010, Laboratory of Plasmas Physic - CNRS | |||
-- | |||
-- This program is free software; you can redistribute it and/or modify | |||
-- it under the terms of the GNU General Public License as published by | |||
-- the Free Software Foundation; either version 3 of the License, or | |||
-- (at your option) any later version. | |||
-- | |||
-- This program is distributed in the hope that it will be useful, | |||
-- but WITHOUT ANY WARRANTY; without even the implied warranty of | |||
-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |||
-- GNU General Public License for more details. | |||
-- | |||
-- You should have received a copy of the GNU General Public License | |||
-- along with this program; if not, write to the Free Software | |||
-- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |||
------------------------------------------------------------------------------ | |||
-- Author : Martin Morlot | |||
-- Mail : martin.morlot@lpp.polytechnique.fr | |||
------------------------------------------------------------------------------ | |||
library IEEE; | |||
use IEEE.std_logic_1164.all; | |||
use IEEE.numeric_std.all; | |||
use work.FIFO_Config.all; | |||
--! Programme de la FIFO de lecture | |||
entity Fifo_Read is | |||
port( | |||
clk,raz : in std_logic; --! Horloge et reset general du composant | |||
flag_RE : in std_logic; --! Flag, Demande la lecture de la m�moire | |||
WAD : in integer range 0 to addr_max_int; --! Adresse du registre d'�criture dans la m�moire (forme enti�re) | |||
empty : out std_logic; --! Flag, M�moire vide | |||
RAD : out integer range 0 to addr_max_int; --! Adresse du registre de lecture de la m�moire (forme enti�re) | |||
Raddr : out std_logic_vector(addr_sz-1 downto 0) --! Adresse du registre de lecture de la m�moire (forme vectorielle) | |||
); | |||
end Fifo_Read; | |||
--! @details En aval de la SRAM Gaisler | |||
architecture ar_Fifo_Read of Fifo_Read is | |||
signal Rad_int : integer range 0 to addr_max_int; | |||
begin | |||
process (clk,raz) | |||
begin | |||
if(raz='0')then | |||
Rad_int <= 0; | |||
empty <= '1'; | |||
elsif(clk' event and clk='1')then | |||
if(flag_RE='1')then | |||
if(Rad_int=addr_max_int)then | |||
Rad_int <= 0; | |||
else | |||
Rad_int <= Rad_int+1; | |||
end if; | |||
end if; | |||
if(Rad_int=WAD)then | |||
empty <= '1'; | |||
else | |||
empty <= '0'; | |||
end if; | |||
end if; | |||
end process; | |||
RAD <= Rad_int; | |||
Raddr <= std_logic_vector(to_unsigned(Rad_int,addr_sz)); | |||
end ar_Fifo_Read; |