##// END OF EJS Templates
temp : update ADC driver...
temp : update ADC driver - conversion part clocked by clk_49 (49.152 MHz) - cnv_clk = clk_49.152/100 with duty cycle of 50% - 3 period for each Ren, - Data sampling during the 2nd cycle of Ren, - each 2 data input, 1 data output (@)

File last commit:

r568:de50ded4e0da JC
r594:a9702b7364d2 simu_with_Leon3
Show More
run.do
10 lines | 148 B | text/x-stata | StataLexer
vcom -quiet -93 -work work LFR-em.vhd
vcom -quiet -93 -work work testbench.vhd
vsim work.testbench
log -r *
do wave.do
run 65 ms