##// END OF EJS Templates
Fixed APB mistakes on APB_ADVANCED_TRIGGER....
Fixed APB mistakes on APB_ADVANCED_TRIGGER. Addev vectored version of APB_ADVANCED_TRIGGER-> APB_ADVANCED_TRIGGER_v. Added preliminary support for MiniSpartan6+ board from Scarab Hardware.

File last commit:

r568:de50ded4e0da JC
r661:9097fee4c1b6 default
Show More
LFR_EQM_place_and_route_test.sdc
39 lines | 1.2 KiB | application/vnd.stardivision.calc | TextLexer
/ boards / LFR-EQM / LFR_EQM_place_and_route_test.sdc
# Top Level Design Parameters
# Clocks
create_clock -name{clk_50} -period 20.000000 -waveform { 0.000 10.000000 } {clk50MHz}
create_clock -name{clk_49} -period 20.344999 -waveform { 0.000 10.172500 } {clk49_152MHz}
create_clock -name{spw_rx_clk} -period 100.00000 -waveform { 0.000 50.000000 } {spw_inputloop_0_spw_phy0/rxclki spw_inputloop_1_spw_phy0/rxclki}
create_generated_clock -name{clk_25:Q} -divide_by 2 -source{clk_25:CLK}{clk_25:Q}
create_generated_clock -name{clk_24:Q} -divide_by 2 -source{clk_24:CLK}{clk_24:Q}
#create_clock -period 10.000000 -waveform {0.000000 5.000000} clk50MHz
#create_clock -period 20.344999 -waveform {0.000000 10.172500} clk49_152MHz
#create_clock -period 40.000000 -waveform {0.000000 20.000000} clk_25:Q
#create_clock -period 40.690000 -waveform {0.000000 20.345100} clk_24:Q
#create_clock -name SPW_CLOCK -period 100.000000 -waveform {0.000000 50.000000} {spw1_din spw1_sin spw2_din spw2_sin}
# False Paths Between Clocks
# False Path Constraints
# Maximum Delay Constraints
# Multicycle Constraints
# Virtual Clocks
# Output Load Constraints
# Driving Cell Constraints
# Wire Loads
# set_wire_load_mode top
# Other Constraints