|
|
------------------------------------------------------------------------------
|
|
|
-- This file is a part of the LPP VHDL IP LIBRARY
|
|
|
-- Copyright (C) 2009 - 2010, Laboratory of Plasmas Physic - CNRS
|
|
|
--
|
|
|
-- This program is free software; you can redistribute it and/or modify
|
|
|
-- it under the terms of the GNU General Public License as published by
|
|
|
-- the Free Software Foundation; either version 3 of the License, or
|
|
|
-- (at your option) any later version.
|
|
|
--
|
|
|
-- This program is distributed in the hope that it will be useful,
|
|
|
-- but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
-- GNU General Public License for more details.
|
|
|
--
|
|
|
-- You should have received a copy of the GNU General Public License
|
|
|
-- along with this program; if not, write to the Free Software
|
|
|
-- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
------------------------------------------------------------------------------
|
|
|
-- Author : Martin Morlot
|
|
|
-- Mail : martin.morlot@lpp.polytechnique.fr
|
|
|
------------------------------------------------------------------------------
|
|
|
library IEEE;
|
|
|
use IEEE.std_logic_1164.all;
|
|
|
use IEEE.numeric_std.all;
|
|
|
|
|
|
--! Programme de la FIFO d'�criture
|
|
|
|
|
|
entity Fifo_Write is
|
|
|
generic(
|
|
|
Addr_sz : integer := 8;
|
|
|
addr_max_int : integer := 256);
|
|
|
port(
|
|
|
clk,raz : in std_logic; --! Horloge et reset general du composant
|
|
|
flag_WR : in std_logic; --! Flag, Demande l'�criture dans la m�moire
|
|
|
Raddr : in std_logic_vector(addr_sz-1 downto 0); --! Adresse du registre de lecture de la m�moire
|
|
|
full : out std_logic; --! Flag, M�moire pleine
|
|
|
Waddr : out std_logic_vector(addr_sz-1 downto 0) --! Adresse du registre d'�criture dans la m�moire
|
|
|
);
|
|
|
end Fifo_Write;
|
|
|
|
|
|
--! @details En amont de la SRAM Gaisler
|
|
|
|
|
|
architecture ar_Fifo_Write of Fifo_Write is
|
|
|
|
|
|
signal Wad_int : integer range 0 to addr_max_int;
|
|
|
signal Wad_int_reg : integer range 0 to addr_max_int;
|
|
|
signal Rad_int : integer range 0 to addr_max_int;
|
|
|
signal Rad_int_reg : integer range 0 to addr_max_int;
|
|
|
|
|
|
begin
|
|
|
process (clk,raz)
|
|
|
begin
|
|
|
if(raz='0')then
|
|
|
Wad_int <= 0;
|
|
|
full <= '0';
|
|
|
|
|
|
elsif(clk' event and clk='1')then
|
|
|
Wad_int_reg <= Wad_int;
|
|
|
Rad_int_reg <= Rad_int;
|
|
|
|
|
|
|
|
|
if(flag_WR='1')then
|
|
|
if(Wad_int=addr_max_int-1)then
|
|
|
Wad_int <= 0;
|
|
|
else
|
|
|
Wad_int <= Wad_int+1;
|
|
|
end if;
|
|
|
end if;
|
|
|
|
|
|
if(Wad_int_reg /= Wad_int)then
|
|
|
if(Wad_int=Rad_int)then
|
|
|
full <= '1';
|
|
|
else
|
|
|
full <= '0';
|
|
|
end if;
|
|
|
elsif(Rad_int_reg /= Rad_int)then
|
|
|
full <= '0';
|
|
|
end if;
|
|
|
|
|
|
end if;
|
|
|
end process;
|
|
|
|
|
|
Rad_int <= to_integer(unsigned(Raddr));
|
|
|
Waddr <= std_logic_vector(to_unsigned(Wad_int,addr_sz));
|
|
|
|
|
|
end ar_Fifo_Write;
|