##// END OF EJS Templates
commit before update
commit before update

File last commit:

r129:8459a437c1f1 alexis
r202:6582fbd4a734 paul
Show More
default.sdc
61 lines | 1.3 KiB | application/vnd.stardivision.calc | TextLexer
# Synplicity, Inc. constraint file
# /home/magnus/grlib-gpl-1.0.18-b2950/boards/xilinx-spa3-dsp1800a/default.sdc
# Written on Mon Jul 21 10:31:29 2008
# by Synplify Pro, Synplify Pro 8.9 Scope Editor
#
# Collections
#
#
# Clocks
#
define_clock {clk27} -name {clk27} -freq 30 -clockgroup default_clkgroup -route 0
define_clock {clk200_p} -name {clk200_p} -freq 200 -clockgroup ddr2_clkgroup -route 0
define_clock {clkm} -name {clkm} -freq 80 -clockgroup main_clkgroup -route 0
define_clock {clkml} -name {clkml} -freq 135 -clockgroup ddr_clkgroup -route 0
define_clock {etx_clk} -name {etx_clk} -freq 25 -clockgroup phy_rx_clkgroup -route 0
define_clock {erx_clk} -name {erx_clk} -freq 25 -clockgroup phy_tx_clkgroup -route 0
#
# Clock to Clock
#
#
# Inputs/Outputs
#
define_output_delay -disable -default 10.00 -improve 0.00 -route 0.00 -ref {clk:r}
define_input_delay -disable -default 10.00 -improve 0.00 -route 0.00 -ref {clk:r}
#
# Registers
#
#
# Multicycle Path
#
#
# False Path
#
#
# Path Delay
#
#
# Attributes
#
define_global_attribute syn_useioff {1}
#
# I/O standards
#
#
# Compile Points
#
#
# Other Constraints
#