|
|
------------------------------------------------------------------------------
|
|
|
-- This file is a part of the LPP VHDL IP LIBRARY
|
|
|
-- Copyright (C) 2009 - 2010, Laboratory of Plasmas Physic - CNRS
|
|
|
--
|
|
|
-- This program is free software; you can redistribute it and/or modify
|
|
|
-- it under the terms of the GNU General Public License as published by
|
|
|
-- the Free Software Foundation; either version 2 of the License, or
|
|
|
-- (at your option) any later version.
|
|
|
--
|
|
|
-- This program is distributed in the hope that it will be useful,
|
|
|
-- but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
-- MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
-- GNU General Public License for more details.
|
|
|
--
|
|
|
-- You should have received a copy of the GNU General Public License
|
|
|
-- along with this program; if not, write to the Free Software
|
|
|
-- Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
-------------------------------------------------------------------------------
|
|
|
-- APB_CNA.vhd
|
|
|
|
|
|
library ieee;
|
|
|
use ieee.std_logic_1164.all;
|
|
|
library grlib;
|
|
|
use grlib.amba.all;
|
|
|
use grlib.stdlib.all;
|
|
|
use grlib.devices.all;
|
|
|
library lpp;
|
|
|
use lpp.lpp_CNA_amba.all;
|
|
|
|
|
|
|
|
|
entity APB_CNA is
|
|
|
generic (
|
|
|
pindex : integer := 0;
|
|
|
paddr : integer := 0;
|
|
|
pmask : integer := 16#fff#;
|
|
|
pirq : integer := 0;
|
|
|
abits : integer := 8);
|
|
|
port (
|
|
|
clk : in std_logic;
|
|
|
rst : in std_logic;
|
|
|
apbi : in apb_slv_in_type;
|
|
|
apbo : out apb_slv_out_type;
|
|
|
SYNC : out std_logic;
|
|
|
SCLK : out std_logic;
|
|
|
DATA : out std_logic
|
|
|
);
|
|
|
end APB_CNA;
|
|
|
|
|
|
|
|
|
architecture ar_APB_CNA of APB_CNA is
|
|
|
|
|
|
constant REVISION : integer := 1;
|
|
|
|
|
|
constant pconfig : apb_config_type := (
|
|
|
0 => ahb_device_reg (VENDOR_LPP, LPP_CNA, 0, REVISION, 0),
|
|
|
1 => apb_iobar(paddr, pmask));
|
|
|
|
|
|
signal flag_nw : std_logic;
|
|
|
signal bp : std_logic;
|
|
|
signal Rz : std_logic;
|
|
|
signal flag_sd : std_logic;
|
|
|
signal Rdata : std_logic_vector(31 downto 0);
|
|
|
|
|
|
type CNA_ctrlr_Reg is record
|
|
|
CNA_Cfg : std_logic_vector(3 downto 0);
|
|
|
CNA_Data : std_logic_vector(15 downto 0);
|
|
|
end record;
|
|
|
|
|
|
signal Rec : CNA_ctrlr_Reg;
|
|
|
--signal ConfigREG : std_logic_vector(3 downto 0);
|
|
|
--signal DataREG : std_logic_vector(15 downto 0);
|
|
|
|
|
|
begin
|
|
|
|
|
|
bp <= Rec.CNA_Cfg(0);
|
|
|
flag_nw <= Rec.CNA_Cfg(1);
|
|
|
Rec.CNA_Cfg(2) <= flag_sd;
|
|
|
Rec.CNA_Cfg(3) <= Rz;
|
|
|
|
|
|
|
|
|
|
|
|
CONVERTER : entity Work.CNA_TabloC
|
|
|
port map(clk,rst,flag_nw,bp,Rec.CNA_Data,SYNC,SCLK,Rz,flag_sd,Data);
|
|
|
|
|
|
|
|
|
|
|
|
process(rst,clk)
|
|
|
begin
|
|
|
if(rst='0')then
|
|
|
Rec.CNA_Data <= (others => '0');
|
|
|
|
|
|
elsif(clk'event and clk='1')then
|
|
|
|
|
|
|
|
|
--APB Write OP
|
|
|
if (apbi.psel(pindex) and apbi.penable and apbi.pwrite) = '1' then
|
|
|
case apbi.paddr(abits-1 downto 2) is
|
|
|
when "000000" =>
|
|
|
Rec.CNA_Cfg(1 downto 0) <= apbi.pwdata(1 downto 0);
|
|
|
when "000001" =>
|
|
|
Rec.CNA_Data <= apbi.pwdata(15 downto 0);
|
|
|
when others =>
|
|
|
null;
|
|
|
end case;
|
|
|
end if;
|
|
|
|
|
|
--APB READ OP
|
|
|
if (apbi.psel(pindex) and (not apbi.pwrite)) = '1' then
|
|
|
case apbi.paddr(abits-1 downto 2) is
|
|
|
when "000000" =>
|
|
|
Rdata(31 downto 4) <= X"ABCDEF5";
|
|
|
Rdata(3 downto 0) <= Rec.CNA_Cfg;
|
|
|
when "000001" =>
|
|
|
Rdata(31 downto 16) <= X"FD18";
|
|
|
Rdata(15 downto 0) <= Rec.CNA_Data;
|
|
|
when others =>
|
|
|
Rdata <= (others => '0');
|
|
|
end case;
|
|
|
end if;
|
|
|
|
|
|
end if;
|
|
|
apbo.pconfig <= pconfig;
|
|
|
end process;
|
|
|
|
|
|
apbo.prdata <= Rdata when apbi.penable = '1';
|
|
|
end ar_APB_CNA;
|