##// END OF EJS Templates
LFR-EQM 2.1.82 - b...
LFR-EQM 2.1.82 - b > SMP_CLK @ 24576MHz/25 = 983.03Hz > OEn active during one cycle > sample ADC_DATA one cycle after the OEn SMP_CLK --------|___________ CLK_25Mhz-|_|-|_|-|_|-|_|-|_|-|_|-|_|-|_|-|_| ADC_OEn ------------|___|----- ADC_DATA ****************{data} ADC_DATA_reg****************{data}

File last commit:

r588:86f47bdf2a6e simu_with_Leon3
r600:1d46c91bda8b simu_with_Leon3
Show More
vhdlsyn.txt
27 lines | 423 B | text/plain | TextLexer
data_type_pkg.vhd
general_purpose.vhd
ADDRcntr.vhd
ALU.vhd
Adder.vhd
Clk_Divider2.vhd
Clk_divider.vhd
MAC.vhd
MAC_CONTROLER.vhd
MAC_MUX.vhd
MAC_MUX2.vhd
MAC_REG.vhd
MUX2.vhd
MUXN.vhd
Multiplier.vhd
REG.vhd
SYNC_FF.vhd
Shifter.vhd
TwoComplementer.vhd
Clock_Divider.vhd
lpp_front_to_level.vhd
lpp_front_detection.vhd
lpp_front_positive_detection.vhd
SYNC_VALID_BIT.vhd
RR_Arbiter_4.vhd
general_counter.vhd
ramp_generator.vhd