@@ -2,13 +2,13 onerror {resume} | |||
|
2 | 2 | quietly WaveActivateNextPane {} 0 |
|
3 | 3 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_controler_1/counter_delta_snapshot |
|
4 | 4 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f0/run |
|
5 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f2/data_out | |
|
6 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f1/data_out | |
|
7 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f0/data_out | |
|
5 | add wave -noupdate -group DATA_OUT /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f2/data_out | |
|
6 | add wave -noupdate -group DATA_OUT /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f1/data_out | |
|
7 | add wave -noupdate -group DATA_OUT /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f0/data_out | |
|
8 | 8 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f2/data_out_valid |
|
9 | 9 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f1/data_out_valid |
|
10 | 10 | add wave -noupdate /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_snapshot_f0/data_out_valid |
|
11 |
add wave -noupdate -radix hexadecimal |
|
|
11 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(0) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(1) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(2) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(3) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(4) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(5) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(6) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(7) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(8) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(9) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(10) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(11) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(12) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(13) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(14) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(15) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(16) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(17) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(18) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(19) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(20) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(21) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(22) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(23) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(24) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(25) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(26) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(27) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(28) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(29) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(30) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(31) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(32) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(33) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(34) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(35) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(36) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(37) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(38) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(39) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(40) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(41) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(42) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(43) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(44) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(45) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(46) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(47) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(48) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(49) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(50) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(51) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(52) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(53) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(54) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(55) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(56) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(57) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(58) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(59) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(60) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(61) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(62) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(63) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(64) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(65) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(66) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(67) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(68) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(69) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(70) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(71) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(72) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(73) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(74) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(75) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(76) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(77) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(78) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(79) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(80) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(81) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(82) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(83) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(84) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(85) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(86) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(87) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(88) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(89) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(90) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(91) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(92) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(93) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(94) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(95) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(96) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(97) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(98) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(99) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(100) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(101) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(102) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(103) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(104) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(105) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(106) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(107) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(108) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(109) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(110) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(111) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(112) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(113) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(114) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(115) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(116) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(117) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(118) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(119) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(120) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(121) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(122) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(123) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(124) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(125) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(126) {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd(127) {-height 15 -radix hexadecimal}} /testbench/lpp_lfr_1/lpp_waveform_1/lpp_waveform_fifo_1/sram/inf/x0/rfd | |
|
12 | 12 | add wave -noupdate -group DMA_S_or_B /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/address |
|
13 | 13 | add wave -noupdate -group DMA_S_or_B /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/ahb_master_in |
|
14 | 14 | add wave -noupdate -group DMA_S_or_B /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/ahb_master_out |
@@ -23,20 +23,20 add wave -noupdate -group DMA_S_or_B /te | |||
|
23 | 23 | add wave -noupdate -group DMA_S_or_B /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/valid_burst |
|
24 | 24 | add wave -noupdate /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/ahbin |
|
25 | 25 | add wave -noupdate /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/ahbout |
|
26 | add wave -noupdate -subitemconfig {/testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmain.address {-height 15 -radix hexadecimal} /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmain.data {-height 15 -radix hexadecimal}} /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmain | |
|
26 | add wave -noupdate /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmain | |
|
27 | 27 | add wave -noupdate -label data -radix hexadecimal /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmain.data |
|
28 | 28 | add wave -noupdate -label grant /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmaout.grant |
|
29 | 29 | add wave -noupdate /testbench/lpp_lfr_1/lpp_dma_singleorburst_1/dma2ahb_1/dmaout |
|
30 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_0/mem_array_0(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_0(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_0/mem_array_0 | |
|
31 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_1/mem_array_0(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_0(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_1/mem_array_0 | |
|
32 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_0/mem_array_1(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_1(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_0/mem_array_1 | |
|
33 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_1/mem_array_1(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_1(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_1/mem_array_1 | |
|
34 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_0/mem_array_2(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_2(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_0/mem_array_2 | |
|
35 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_1/mem_array_2(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_1/mem_array_2 | |
|
36 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_0/mem_array_3(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_0/mem_array_3 | |
|
37 | add wave -noupdate -radix hexadecimal -subitemconfig {/testbench/async_1mx16_1/mem_array_3(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_3(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_1/mem_array_3 | |
|
30 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_0/mem_array_0 | |
|
31 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_1/mem_array_0 | |
|
32 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_0/mem_array_1 | |
|
33 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_1/mem_array_1 | |
|
34 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_0/mem_array_2 | |
|
35 | add wave -noupdate -radix hexadecimal -expand -subitemconfig {/testbench/async_1mx16_1/mem_array_2(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_1/mem_array_2(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_1/mem_array_2 | |
|
36 | add wave -noupdate -radix hexadecimal -expand -subitemconfig {/testbench/async_1mx16_0/mem_array_3(31) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(30) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(29) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(28) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(27) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(26) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(25) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(24) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(23) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(22) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(21) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(20) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(19) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(18) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(17) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(16) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(15) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(14) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(13) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(12) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(11) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(10) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(9) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(8) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(7) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(6) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(5) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(4) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(3) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(2) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(1) {-height 15 -radix hexadecimal} /testbench/async_1mx16_0/mem_array_3(0) {-height 15 -radix hexadecimal}} /testbench/async_1mx16_0/mem_array_3 | |
|
37 | add wave -noupdate -radix hexadecimal /testbench/async_1mx16_1/mem_array_3 | |
|
38 | 38 | TreeUpdate [SetDefaultTree] |
|
39 |
WaveRestoreCursors {{Cursor 1} { |
|
|
39 | WaveRestoreCursors {{Cursor 1} {340947831721 ps} 0} | |
|
40 | 40 | configure wave -namecolwidth 540 |
|
41 | 41 | configure wave -valuecolwidth 316 |
|
42 | 42 | configure wave -justifyvalue left |
@@ -51,4 +51,4 configure wave -griddelta 40 | |||
|
51 | 51 | configure wave -timeline 0 |
|
52 | 52 | configure wave -timelineunits ns |
|
53 | 53 | update |
|
54 |
WaveRestoreZoom {0 ps} {6 |
|
|
54 | WaveRestoreZoom {0 ps} {628873035 ns} |
@@ -39,7 +39,7 LIBRARY lpp; | |||
|
39 | 39 | USE lpp.lpp_memory.ALL; |
|
40 | 40 | USE lpp.lpp_ad_conv.ALL; |
|
41 | 41 | --USE lpp.lpp_lfr_pkg.ALL; -- contains lpp_lfr, not in the 206 rev of the VHD_Lib |
|
42 | USE lpp.lpp_top_lfr_pkg.ALL; -- contains top_wf_picker | |
|
42 | USE lpp.lpp_top_lfr_pkg.ALL; -- contains top_wf_picker | |
|
43 | 43 | USE lpp.iir_filter.ALL; |
|
44 | 44 | USE lpp.general_purpose.ALL; |
|
45 | 45 | USE lpp.lpp_lfr_time_management.ALL; |
@@ -61,15 +61,15 ENTITY MINI_LFR_top IS | |||
|
61 | 61 | --UARTs |
|
62 | 62 | TXD1 : IN STD_LOGIC; |
|
63 | 63 | RXD1 : OUT STD_LOGIC; |
|
64 |
nCTS1 : OUT STD_LOGIC; |
|
|
65 |
nRTS1 : IN STD_LOGIC; |
|
|
64 | nCTS1 : OUT STD_LOGIC; | |
|
65 | nRTS1 : IN STD_LOGIC; | |
|
66 | 66 | |
|
67 | 67 | TXD2 : IN STD_LOGIC; |
|
68 | 68 | RXD2 : OUT STD_LOGIC; |
|
69 |
nCTS2 : OUT STD_LOGIC; |
|
|
70 |
nDTR2 : IN STD_LOGIC; |
|
|
71 |
nRTS2 : IN STD_LOGIC; |
|
|
72 |
nDCD2 : OUT STD_LOGIC; |
|
|
69 | nCTS2 : OUT STD_LOGIC; | |
|
70 | nDTR2 : IN STD_LOGIC; | |
|
71 | nRTS2 : IN STD_LOGIC; | |
|
72 | nDCD2 : OUT STD_LOGIC; | |
|
73 | 73 | |
|
74 | 74 | --EXT CONNECTOR |
|
75 | 75 | IO0 : INOUT STD_LOGIC; |
@@ -86,19 +86,19 ENTITY MINI_LFR_top IS | |||
|
86 | 86 | IO11 : INOUT STD_LOGIC; |
|
87 | 87 | |
|
88 | 88 | --SPACE WIRE |
|
89 |
SPW_EN : OUT STD_LOGIC; |
|
|
90 |
SPW_NOM_DIN : IN STD_LOGIC; |
|
|
89 | SPW_EN : OUT STD_LOGIC; -- 0 => off | |
|
90 | SPW_NOM_DIN : IN STD_LOGIC; -- NOMINAL LINK | |
|
91 | 91 | SPW_NOM_SIN : IN STD_LOGIC; |
|
92 | 92 | SPW_NOM_DOUT : OUT STD_LOGIC; |
|
93 | 93 | SPW_NOM_SOUT : OUT STD_LOGIC; |
|
94 |
SPW_RED_DIN : IN STD_LOGIC; |
|
|
94 | SPW_RED_DIN : IN STD_LOGIC; -- REDUNDANT LINK | |
|
95 | 95 | SPW_RED_SIN : IN STD_LOGIC; |
|
96 | 96 | SPW_RED_DOUT : OUT STD_LOGIC; |
|
97 | 97 | SPW_RED_SOUT : OUT STD_LOGIC; |
|
98 | 98 | -- MINI LFR ADC INPUTS |
|
99 | 99 | ADC_nCS : OUT STD_LOGIC; |
|
100 | 100 | ADC_CLK : OUT STD_LOGIC; |
|
101 |
ADC_SDO : IN STD_LOGIC_VECTOR(7 DOWNTO 0); |
|
|
101 | ADC_SDO : IN STD_LOGIC_VECTOR(7 DOWNTO 0); | |
|
102 | 102 | |
|
103 | 103 | -- SRAM |
|
104 | 104 | SRAM_nWE : OUT STD_LOGIC; |
@@ -113,61 +113,61 END MINI_LFR_top; | |||
|
113 | 113 | |
|
114 | 114 | |
|
115 | 115 | ARCHITECTURE beh OF MINI_LFR_top IS |
|
116 | SIGNAL clk_50_s : STD_LOGIC := '0'; | |
|
117 | SIGNAL clk_25 : STD_LOGIC := '0'; | |
|
116 | SIGNAL clk_50_s : STD_LOGIC := '0'; | |
|
117 | SIGNAL clk_25 : STD_LOGIC := '0'; | |
|
118 | 118 | ----------------------------------------------------------------------------- |
|
119 |
SIGNAL coarse_time |
|
|
120 |
SIGNAL fine_time |
|
|
119 | SIGNAL coarse_time : STD_LOGIC_VECTOR(31 DOWNTO 0); | |
|
120 | SIGNAL fine_time : STD_LOGIC_VECTOR(15 DOWNTO 0); | |
|
121 | 121 | -- |
|
122 | SIGNAL errorn : STD_LOGIC; | |
|
122 | SIGNAL errorn : STD_LOGIC; | |
|
123 | 123 | -- UART AHB --------------------------------------------------------------- |
|
124 |
SIGNAL |
|
|
125 |
SIGNAL |
|
|
124 | SIGNAL ahbrxd : STD_ULOGIC; -- DSU rx data | |
|
125 | SIGNAL ahbtxd : STD_ULOGIC; -- DSU tx data | |
|
126 | 126 | |
|
127 | 127 | -- UART APB --------------------------------------------------------------- |
|
128 |
SIGNAL |
|
|
129 |
SIGNAL |
|
|
130 |
|
|
|
128 | SIGNAL urxd1 : STD_ULOGIC; -- UART1 rx data | |
|
129 | SIGNAL utxd1 : STD_ULOGIC; -- UART1 tx data | |
|
130 | -- | |
|
131 | 131 | SIGNAL I00_s : STD_LOGIC; |
|
132 | ||
|
132 | ||
|
133 | 133 | -- CONSTANTS |
|
134 |
|
|
|
134 | CONSTANT CFG_PADTECH : INTEGER := inferred; | |
|
135 | 135 | -- |
|
136 | CONSTANT NB_APB_SLAVE : INTEGER := 11; -- 3 = grspw + waveform picker + time manager, 11 allows pindex = f | |
|
136 | CONSTANT NB_APB_SLAVE : INTEGER := 11; -- 3 = grspw + waveform picker + time manager, 11 allows pindex = f | |
|
137 | 137 | CONSTANT NB_AHB_SLAVE : INTEGER := 1; |
|
138 | CONSTANT NB_AHB_MASTER : INTEGER := 2; -- 2 = grspw + waveform picker | |
|
139 | ||
|
140 |
SIGNAL |
|
|
141 |
SIGNAL |
|
|
142 |
SIGNAL |
|
|
143 |
SIGNAL |
|
|
144 |
SIGNAL |
|
|
145 |
SIGNAL |
|
|
146 | ||
|
138 | CONSTANT NB_AHB_MASTER : INTEGER := 2; -- 2 = grspw + waveform picker | |
|
139 | ||
|
140 | SIGNAL apbi_ext : apb_slv_in_type; | |
|
141 | SIGNAL apbo_ext : soc_apb_slv_out_vector(NB_APB_SLAVE-1+5 DOWNTO 5) := (OTHERS => apb_none); | |
|
142 | SIGNAL ahbi_s_ext : ahb_slv_in_type; | |
|
143 | SIGNAL ahbo_s_ext : soc_ahb_slv_out_vector(NB_AHB_SLAVE-1+3 DOWNTO 3) := (OTHERS => ahbs_none); | |
|
144 | SIGNAL ahbi_m_ext : AHB_Mst_In_Type; | |
|
145 | SIGNAL ahbo_m_ext : soc_ahb_mst_out_vector(NB_AHB_MASTER-1+1 DOWNTO 1) := (OTHERS => ahbm_none); | |
|
146 | ||
|
147 | 147 | -- Spacewire signals |
|
148 |
SIGNAL dtmp |
|
|
149 |
SIGNAL stmp |
|
|
150 |
SIGNAL spw_rxclk |
|
|
151 |
SIGNAL spw_rxtxclk |
|
|
152 |
SIGNAL spw_rxclkn |
|
|
153 |
SIGNAL spw_clk |
|
|
154 |
SIGNAL swni |
|
|
155 |
SIGNAL swno |
|
|
156 |
-- SIGNAL clkmn |
|
|
157 |
-- SIGNAL txclk |
|
|
148 | SIGNAL dtmp : STD_LOGIC_VECTOR(1 DOWNTO 0); | |
|
149 | SIGNAL stmp : STD_LOGIC_VECTOR(1 DOWNTO 0); | |
|
150 | SIGNAL spw_rxclk : STD_LOGIC_VECTOR(1 DOWNTO 0); | |
|
151 | SIGNAL spw_rxtxclk : STD_ULOGIC; | |
|
152 | SIGNAL spw_rxclkn : STD_ULOGIC; | |
|
153 | SIGNAL spw_clk : STD_LOGIC; | |
|
154 | SIGNAL swni : grspw_in_type; | |
|
155 | SIGNAL swno : grspw_out_type; | |
|
156 | -- SIGNAL clkmn : STD_ULOGIC; | |
|
157 | -- SIGNAL txclk : STD_ULOGIC; | |
|
158 | 158 | |
|
159 | 159 | --GPIO |
|
160 |
SIGNAL gpioi |
|
|
161 |
SIGNAL gpioo |
|
|
160 | SIGNAL gpioi : gpio_in_type; | |
|
161 | SIGNAL gpioo : gpio_out_type; | |
|
162 | 162 | |
|
163 | 163 | -- AD Converter ADS7886 |
|
164 |
SIGNAL sample |
|
|
165 |
SIGNAL sample_val |
|
|
166 |
SIGNAL ADC_nCS_sig |
|
|
167 |
SIGNAL ADC_CLK_sig |
|
|
168 |
SIGNAL ADC_SDO_sig |
|
|
169 | ||
|
170 |
SIGNAL |
|
|
164 | SIGNAL sample : Samples14v(7 DOWNTO 0); | |
|
165 | SIGNAL sample_val : STD_LOGIC; | |
|
166 | SIGNAL ADC_nCS_sig : STD_LOGIC; | |
|
167 | SIGNAL ADC_CLK_sig : STD_LOGIC; | |
|
168 | SIGNAL ADC_SDO_sig : STD_LOGIC_VECTOR(7 DOWNTO 0); | |
|
169 | ||
|
170 | SIGNAL bias_fail_sw_sig : STD_LOGIC; | |
|
171 | 171 | |
|
172 | 172 | BEGIN -- beh |
|
173 | 173 | |
@@ -181,7 +181,7 BEGIN -- beh | |||
|
181 | 181 | clk_50_s <= NOT clk_50_s; |
|
182 | 182 | END IF; |
|
183 | 183 | END PROCESS; |
|
184 | ||
|
184 | ||
|
185 | 185 | PROCESS(clk_50_s) |
|
186 | 186 | BEGIN |
|
187 | 187 | IF clk_50_s'EVENT AND clk_50_s = '1' THEN |
@@ -190,7 +190,7 BEGIN -- beh | |||
|
190 | 190 | END PROCESS; |
|
191 | 191 | |
|
192 | 192 | ----------------------------------------------------------------------------- |
|
193 | ||
|
193 | ||
|
194 | 194 | PROCESS (clk_25, reset) |
|
195 | 195 | BEGIN -- PROCESS |
|
196 | 196 | IF reset = '0' THEN -- asynchronous reset (active low) |
@@ -208,7 +208,7 BEGIN -- beh | |||
|
208 | 208 | --IO9 <= '0'; |
|
209 | 209 | --IO10 <= '0'; |
|
210 | 210 | --IO11 <= '0'; |
|
211 |
ELSIF clk_25' |
|
|
211 | ELSIF clk_25'EVENT AND clk_25 = '1' THEN -- rising clock edge | |
|
212 | 212 | LED0 <= '0'; |
|
213 | 213 | LED1 <= '1'; |
|
214 | 214 | LED2 <= BP0; |
@@ -222,30 +222,30 BEGIN -- beh | |||
|
222 | 222 | --IO8 <= ADC_SDO(5); |
|
223 | 223 | --IO9 <= ADC_SDO(6); |
|
224 | 224 | --IO10 <= ADC_SDO(7); |
|
225 |
IO11 |
|
|
225 | IO11 <= BP1 OR nDTR2 OR nRTS2 OR nRTS1; | |
|
226 | 226 | END IF; |
|
227 | 227 | END PROCESS; |
|
228 | ||
|
228 | ||
|
229 | 229 | PROCESS (clk_49, reset) |
|
230 | 230 | BEGIN -- PROCESS |
|
231 | 231 | IF reset = '0' THEN -- asynchronous reset (active low) |
|
232 |
I00_s |
|
|
233 |
ELSIF clk_49' |
|
|
234 |
|
|
|
235 |
|
|
|
232 | I00_s <= '0'; | |
|
233 | ELSIF clk_49'EVENT AND clk_49 = '1' THEN -- rising clock edge | |
|
234 | I00_s <= NOT I00_s; | |
|
235 | END IF; | |
|
236 | 236 | END PROCESS; |
|
237 | 237 | -- IO0 <= I00_s; |
|
238 | 238 | |
|
239 | 239 | --UARTs |
|
240 |
nCTS1 |
|
|
241 |
nCTS2 |
|
|
242 |
nDCD2 |
|
|
240 | nCTS1 <= '1'; | |
|
241 | nCTS2 <= '1'; | |
|
242 | nDCD2 <= '1'; | |
|
243 | 243 | |
|
244 | 244 | --EXT CONNECTOR |
|
245 | 245 | |
|
246 | 246 | --SPACE WIRE |
|
247 | 247 | |
|
248 | leon3_soc_1: leon3_soc | |
|
248 | leon3_soc_1 : leon3_soc | |
|
249 | 249 | GENERIC MAP ( |
|
250 | 250 | fabtech => apa3e, |
|
251 | 251 | memtech => apa3e, |
@@ -267,34 +267,34 BEGIN -- beh | |||
|
267 | 267 | NB_AHB_SLAVE => NB_AHB_SLAVE, |
|
268 | 268 | NB_APB_SLAVE => NB_APB_SLAVE) |
|
269 | 269 | PORT MAP ( |
|
270 |
clk |
|
|
271 |
reset |
|
|
272 |
errorn |
|
|
273 |
ahbrxd |
|
|
274 |
ahbtxd |
|
|
275 |
urxd1 |
|
|
276 |
utxd1 |
|
|
277 |
address |
|
|
278 |
data |
|
|
279 |
nSRAM_BE0 |
|
|
280 |
nSRAM_BE1 |
|
|
281 |
nSRAM_BE2 |
|
|
282 |
nSRAM_BE3 |
|
|
283 |
nSRAM_WE |
|
|
284 |
nSRAM_CE |
|
|
285 |
nSRAM_OE |
|
|
286 | ||
|
270 | clk => clk_25, | |
|
271 | reset => reset, | |
|
272 | errorn => errorn, | |
|
273 | ahbrxd => TXD1, | |
|
274 | ahbtxd => RXD1, | |
|
275 | urxd1 => TXD2, | |
|
276 | utxd1 => RXD2, | |
|
277 | address => SRAM_A, | |
|
278 | data => SRAM_DQ, | |
|
279 | nSRAM_BE0 => SRAM_nBE(0), | |
|
280 | nSRAM_BE1 => SRAM_nBE(1), | |
|
281 | nSRAM_BE2 => SRAM_nBE(2), | |
|
282 | nSRAM_BE3 => SRAM_nBE(3), | |
|
283 | nSRAM_WE => SRAM_nWE, | |
|
284 | nSRAM_CE => SRAM_CE, | |
|
285 | nSRAM_OE => SRAM_nOE, | |
|
286 | ||
|
287 | 287 | apbi_ext => apbi_ext, |
|
288 | 288 | apbo_ext => apbo_ext, |
|
289 | 289 | ahbi_s_ext => ahbi_s_ext, |
|
290 | 290 | ahbo_s_ext => ahbo_s_ext, |
|
291 | 291 | ahbi_m_ext => ahbi_m_ext, |
|
292 | 292 | ahbo_m_ext => ahbo_m_ext); |
|
293 | ||
|
293 | ||
|
294 | 294 | ------------------------------------------------------------------------------- |
|
295 | 295 | -- APB_LFR_TIME_MANAGEMENT ---------------------------------------------------- |
|
296 | 296 | ------------------------------------------------------------------------------- |
|
297 | apb_lfr_time_management_1: apb_lfr_time_management | |
|
297 | apb_lfr_time_management_1 : apb_lfr_time_management | |
|
298 | 298 | GENERIC MAP ( |
|
299 | 299 | pindex => 6, |
|
300 | 300 | paddr => 6, |
@@ -309,93 +309,93 BEGIN -- beh | |||
|
309 | 309 | apbo => apbo_ext(6), |
|
310 | 310 | coarse_time => coarse_time, |
|
311 | 311 | fine_time => fine_time); |
|
312 | ||
|
312 | ||
|
313 | 313 | ----------------------------------------------------------------------- |
|
314 | 314 | --- SpaceWire -------------------------------------------------------- |
|
315 | 315 | ----------------------------------------------------------------------- |
|
316 | 316 | |
|
317 |
|
|
|
318 | ||
|
319 |
|
|
|
320 |
|
|
|
321 |
|
|
|
322 | ||
|
323 |
|
|
|
324 |
|
|
|
325 |
|
|
|
326 |
|
|
|
327 |
|
|
|
328 |
|
|
|
329 |
|
|
|
330 |
|
|
|
331 |
|
|
|
332 |
|
|
|
333 |
|
|
|
334 |
|
|
|
335 |
|
|
|
336 |
|
|
|
337 |
|
|
|
338 |
|
|
|
339 |
|
|
|
340 |
|
|
|
317 | SPW_EN <= '1'; | |
|
318 | ||
|
319 | spw_clk <= clk_50_s; | |
|
320 | spw_rxtxclk <= spw_clk; | |
|
321 | spw_rxclkn <= NOT spw_rxtxclk; | |
|
322 | ||
|
323 | -- PADS for SPW1 | |
|
324 | spw1_rxd_pad : inpad GENERIC MAP (tech => inferred) | |
|
325 | PORT MAP (SPW_NOM_DIN, dtmp(0)); | |
|
326 | spw1_rxs_pad : inpad GENERIC MAP (tech => inferred) | |
|
327 | PORT MAP (SPW_NOM_SIN, stmp(0)); | |
|
328 | spw1_txd_pad : outpad GENERIC MAP (tech => inferred) | |
|
329 | PORT MAP (SPW_NOM_DOUT, swno.d(0)); | |
|
330 | spw1_txs_pad : outpad GENERIC MAP (tech => inferred) | |
|
331 | PORT MAP (SPW_NOM_SOUT, swno.s(0)); | |
|
332 | -- PADS FOR SPW2 | |
|
333 | spw2_rxd_pad : inpad GENERIC MAP (tech => inferred) -- bad naming of the MINI-LFR /!\ | |
|
334 | PORT MAP (SPW_RED_SIN, dtmp(1)); | |
|
335 | spw2_rxs_pad : inpad GENERIC MAP (tech => inferred) -- bad naming of the MINI-LFR /!\ | |
|
336 | PORT MAP (SPW_RED_DIN, stmp(1)); | |
|
337 | spw2_txd_pad : outpad GENERIC MAP (tech => inferred) | |
|
338 | PORT MAP (SPW_RED_DOUT, swno.d(1)); | |
|
339 | spw2_txs_pad : outpad GENERIC MAP (tech => inferred) | |
|
340 | PORT MAP (SPW_RED_SOUT, swno.s(1)); | |
|
341 | 341 | |
|
342 |
|
|
|
343 |
|
|
|
344 | spw_inputloop: for j in 0 to 1 generate | |
|
345 |
|
|
|
346 | generic map( | |
|
347 |
|
|
|
348 |
|
|
|
349 |
|
|
|
350 | port map( | |
|
351 |
|
|
|
352 |
|
|
|
353 |
|
|
|
354 |
|
|
|
355 |
|
|
|
356 |
|
|
|
357 |
|
|
|
358 | end generate spw_inputloop; | |
|
342 | -- GRSPW PHY | |
|
343 | --spw1_input: if CFG_SPW_GRSPW = 1 generate | |
|
344 | spw_inputloop : FOR j IN 0 TO 1 GENERATE | |
|
345 | spw_phy0 : grspw_phy | |
|
346 | GENERIC MAP( | |
|
347 | tech => apa3e, | |
|
348 | rxclkbuftype => 1, | |
|
349 | scantest => 0) | |
|
350 | PORT MAP( | |
|
351 | rxrst => swno.rxrst, | |
|
352 | di => dtmp(j), | |
|
353 | si => stmp(j), | |
|
354 | rxclko => spw_rxclk(j), | |
|
355 | do => swni.d(j), | |
|
356 | ndo => swni.nd(j*5+4 DOWNTO j*5), | |
|
357 | dconnect => swni.dconnect(j*2+1 DOWNTO j*2)); | |
|
358 | END GENERATE spw_inputloop; | |
|
359 | 359 | |
|
360 |
|
|
|
361 | sw0 : grspwm generic map( | |
|
362 |
|
|
|
363 |
|
|
|
364 |
|
|
|
365 |
|
|
|
366 | pirq => 11, | |
|
367 |
|
|
|
368 |
|
|
|
369 |
|
|
|
370 |
|
|
|
371 |
|
|
|
372 |
|
|
|
373 |
|
|
|
374 |
|
|
|
375 | ft => 0, | |
|
376 |
|
|
|
377 |
|
|
|
378 |
|
|
|
379 |
|
|
|
380 |
|
|
|
381 |
|
|
|
382 |
|
|
|
383 |
|
|
|
384 |
|
|
|
385 | ) | |
|
386 |
|
|
|
387 |
|
|
|
388 |
|
|
|
389 |
|
|
|
390 | ||
|
391 |
|
|
|
392 |
|
|
|
393 |
|
|
|
394 |
|
|
|
395 |
|
|
|
396 |
|
|
|
397 |
|
|
|
398 | ||
|
360 | -- SPW core | |
|
361 | sw0 : grspwm GENERIC MAP( | |
|
362 | tech => apa3e, | |
|
363 | hindex => 1, | |
|
364 | pindex => 5, | |
|
365 | paddr => 5, | |
|
366 | pirq => 11, | |
|
367 | sysfreq => 25000, -- CPU_FREQ | |
|
368 | rmap => 1, | |
|
369 | rmapcrc => 1, | |
|
370 | fifosize1 => 16, | |
|
371 | fifosize2 => 16, | |
|
372 | rxclkbuftype => 1, | |
|
373 | rxunaligned => 0, | |
|
374 | rmapbufs => 4, | |
|
375 | ft => 0, | |
|
376 | netlist => 0, | |
|
377 | ports => 2, | |
|
378 | --dmachan => CFG_SPW_DMACHAN, -- not used byt the spw core 1 | |
|
379 | memtech => apa3e, | |
|
380 | destkey => 2, | |
|
381 | spwcore => 1 | |
|
382 | --input_type => CFG_SPW_INPUT, -- not used byt the spw core 1 | |
|
383 | --output_type => CFG_SPW_OUTPUT, -- not used byt the spw core 1 | |
|
384 | --rxtx_sameclk => CFG_SPW_RTSAME -- not used byt the spw core 1 | |
|
385 | ) | |
|
386 | PORT MAP(reset, clk_25, spw_rxclk(0), | |
|
387 | spw_rxclk(1), spw_rxtxclk, spw_rxtxclk, | |
|
388 | ahbi_m_ext, ahbo_m_ext(1), apbi_ext, apbo_ext(5), | |
|
389 | swni, swno); | |
|
390 | ||
|
391 | swni.tickin <= '0'; | |
|
392 | swni.rmapen <= '1'; | |
|
393 | swni.clkdiv10 <= "00000100"; -- 10 MHz / (4 + 1) = 10 MHz | |
|
394 | swni.tickinraw <= '0'; | |
|
395 | swni.timein <= (OTHERS => '0'); | |
|
396 | swni.dcrstval <= (OTHERS => '0'); | |
|
397 | swni.timerrstval <= (OTHERS => '0'); | |
|
398 | ||
|
399 | 399 | ------------------------------------------------------------------------------- |
|
400 | 400 | -- LFR ------------------------------------------------------------------------ |
|
401 | 401 | ------------------------------------------------------------------------------- |
@@ -428,7 +428,7 BEGIN -- beh | |||
|
428 | 428 | -- fine_time => fine_time, |
|
429 | 429 | -- data_shaping_BW => bias_fail_sw_sig); |
|
430 | 430 | |
|
431 |
|
|
|
431 | waveform_picker0 : top_wf_picker | |
|
432 | 432 | GENERIC MAP( |
|
433 | 433 | hindex => 2, |
|
434 | 434 | pindex => 15, |
@@ -438,7 +438,7 BEGIN -- beh | |||
|
438 | 438 | tech => apa3e, |
|
439 | 439 | nb_burst_available_size => 12, -- size of the register holding the nb of burst |
|
440 | 440 | nb_snapshot_param_size => 12, -- size of the register holding the snapshots size |
|
441 | delta_snapshot_size => 16, -- snapshots period | |
|
441 | delta_snapshot_size => 16, -- snapshots period | |
|
442 | 442 | delta_f2_f0_size => 20, -- initialize the counter when the f2 snapshot starts |
|
443 | 443 | delta_f2_f1_size => 16, -- nb f0 ticks before starting the f1 snapshot |
|
444 | 444 | ENABLE_FILTER => '1' |
@@ -447,9 +447,9 BEGIN -- beh | |||
|
447 | 447 | cnv_clk => clk_25, |
|
448 | 448 | cnv_rstn => reset, |
|
449 | 449 | -- SAMPLES |
|
450 | sample_B => sample(2 DOWNTO 0), | |
|
451 | sample_E => sample(7 DOWNTO 3), | |
|
452 |
sample_val => sample_val, |
|
|
450 | sample_B => sample(2 DOWNTO 0), | |
|
451 | sample_E => sample(7 DOWNTO 3), | |
|
452 | sample_val => sample_val, | |
|
453 | 453 | -- AMBA AHB system signals |
|
454 | 454 | HCLK => clk_25, |
|
455 | 455 | HRESETn => reset, |
@@ -462,68 +462,52 BEGIN -- beh | |||
|
462 | 462 | -- |
|
463 | 463 | coarse_time_0 => coarse_time(0), -- bit 0 of the coarse time |
|
464 | 464 | -- |
|
465 |
data_shaping_BW => bias_fail_sw_sig |
|
|
465 | data_shaping_BW => bias_fail_sw_sig | |
|
466 | 466 | ); |
|
467 | 467 | |
|
468 |
|
|
|
468 | top_ad_conv_ADS7886_v2_1 : top_ad_conv_ADS7886_v2 | |
|
469 | 469 | GENERIC MAP( |
|
470 |
|
|
|
471 |
|
|
|
472 |
ncycle_cnv_high => 80, |
|
|
473 | ncycle_cnv => 500) -- 49 152 000 / 98304 | |
|
470 | ChannelCount => 8, | |
|
471 | SampleNbBits => 14, | |
|
472 | ncycle_cnv_high => 80, -- at least 32 cycles at 25 MHz, 32 * 49.152 / 25 = 63 | |
|
473 | ncycle_cnv => 500) -- 49 152 000 / 98304 | |
|
474 | 474 | PORT MAP ( |
|
475 |
|
|
|
476 |
|
|
|
477 |
|
|
|
478 |
|
|
|
479 |
|
|
|
480 |
|
|
|
481 |
|
|
|
482 |
|
|
|
483 |
|
|
|
484 |
|
|
|
485 |
|
|
|
486 |
|
|
|
487 | ||
|
488 | IO10 <= ADC_SDO_sig(5); | |
|
489 | IO9 <= ADC_SDO_sig(4); | |
|
490 | IO8 <= ADC_SDO_sig(3); | |
|
475 | -- CONV | |
|
476 | cnv_clk => clk_49, | |
|
477 | cnv_rstn => reset, | |
|
478 | cnv => ADC_nCS_sig, | |
|
479 | -- DATA | |
|
480 | clk => clk_25, | |
|
481 | rstn => reset, | |
|
482 | sck => ADC_CLK_sig, | |
|
483 | sdo => ADC_SDO_sig, | |
|
484 | -- SAMPLE | |
|
485 | sample => sample, | |
|
486 | sample_val => sample_val); | |
|
491 | 487 | |
|
492 |
|
|
|
493 |
|
|
|
494 |
|
|
|
495 | ||
|
488 | IO10 <= ADC_SDO_sig(5); | |
|
489 | IO9 <= ADC_SDO_sig(4); | |
|
490 | IO8 <= ADC_SDO_sig(3); | |
|
491 | ||
|
492 | ADC_nCS <= ADC_nCS_sig; | |
|
493 | ADC_CLK <= ADC_CLK_sig; | |
|
494 | ADC_SDO_sig <= ADC_SDO; | |
|
495 | ||
|
496 | 496 | ---------------------------------------------------------------------- |
|
497 | 497 | --- GPIO ----------------------------------------------------------- |
|
498 | 498 | ---------------------------------------------------------------------- |
|
499 | 499 | |
|
500 | grgpio0: grgpio | |
|
501 |
|
|
|
502 |
|
|
|
503 | ||
|
504 | pio_pad_0 : iopad | |
|
505 | generic map (tech => CFG_PADTECH) | |
|
506 | port map (IO0, gpioo.dout(0), gpioo.oen(0), gpioi.din(0)); | |
|
507 | pio_pad_1 : iopad | |
|
508 | generic map (tech => CFG_PADTECH) | |
|
509 | port map (IO1, gpioo.dout(1), gpioo.oen(1), gpioi.din(1)); | |
|
510 | pio_pad_2 : iopad | |
|
511 | generic map (tech => CFG_PADTECH) | |
|
512 | port map (IO2, gpioo.dout(2), gpioo.oen(2), gpioi.din(2)); | |
|
513 | pio_pad_3 : iopad | |
|
514 | generic map (tech => CFG_PADTECH) | |
|
515 | port map (IO3, gpioo.dout(3), gpioo.oen(3), gpioi.din(3)); | |
|
516 | pio_pad_4 : iopad | |
|
517 | generic map (tech => CFG_PADTECH) | |
|
518 | port map (IO4, gpioo.dout(4), gpioo.oen(4), gpioi.din(4)); | |
|
519 | pio_pad_5 : iopad | |
|
520 | generic map (tech => CFG_PADTECH) | |
|
521 | port map (IO5, gpioo.dout(5), gpioo.oen(5), gpioi.din(5)); | |
|
522 | pio_pad_6 : iopad | |
|
523 | generic map (tech => CFG_PADTECH) | |
|
524 | port map (IO6, gpioo.dout(6), gpioo.oen(6), gpioi.din(6)); | |
|
525 | pio_pad_7 : iopad | |
|
526 | generic map (tech => CFG_PADTECH) | |
|
527 | port map (IO7, gpioo.dout(7), gpioo.oen(7), gpioi.din(7)); | |
|
500 | grgpio0 : grgpio | |
|
501 | GENERIC MAP(pindex => 11, paddr => 11, imask => 16#0000#, nbits => 8) | |
|
502 | PORT MAP(reset, clk_25, apbi_ext, apbo_ext(11), gpioi, gpioo); | |
|
503 | ||
|
504 | pio_pad_0 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO0, gpioo.dout(0), gpioo.oen(0), gpioi.din(0)); | |
|
505 | pio_pad_1 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO1, gpioo.dout(1), gpioo.oen(1), gpioi.din(1)); | |
|
506 | pio_pad_2 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO2, gpioo.dout(2), gpioo.oen(2), gpioi.din(2)); | |
|
507 | pio_pad_3 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO3, gpioo.dout(3), gpioo.oen(3), gpioi.din(3)); | |
|
508 | pio_pad_4 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO4, gpioo.dout(4), gpioo.oen(4), gpioi.din(4)); | |
|
509 | pio_pad_5 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO5, gpioo.dout(5), gpioo.oen(5), gpioi.din(5)); | |
|
510 | pio_pad_6 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO6, gpioo.dout(6), gpioo.oen(6), gpioi.din(6)); | |
|
511 | pio_pad_7 : iopad GENERIC MAP (tech => CFG_PADTECH) PORT MAP (IO7, gpioo.dout(7), gpioo.oen(7), gpioi.din(7)); | |
|
528 | 512 | |
|
529 | END beh; No newline at end of file | |
|
513 | END beh; |
@@ -413,7 +413,7 BEGIN -- beh | |||
|
413 | 413 | pirq_ms => 6, |
|
414 | 414 | pirq_wfp => 14, |
|
415 | 415 | hindex => 2, |
|
416 |
top_lfr_version => X"0000000 |
|
|
416 | top_lfr_version => X"0000000B") | |
|
417 | 417 | PORT MAP ( |
|
418 | 418 | clk => clk_25, |
|
419 | 419 | rstn => reset, |
@@ -8,21 +8,21 USE lpp.general_purpose.SYNC_FF; | |||
|
8 | 8 | |
|
9 | 9 | ENTITY top_ad_conv_ADS7886_v2 IS |
|
10 | 10 | GENERIC( |
|
11 |
ChannelCount |
|
|
12 |
|
|
|
13 |
ncycle_cnv_high : INTEGER := 40; |
|
|
11 | ChannelCount : INTEGER := 8; | |
|
12 | SampleNbBits : INTEGER := 14; | |
|
13 | ncycle_cnv_high : INTEGER := 40; -- at least 32 cycles | |
|
14 | 14 | ncycle_cnv : INTEGER := 500); |
|
15 | 15 | PORT ( |
|
16 |
|
|
|
17 |
cnv_clk |
|
|
18 |
cnv_rstn |
|
|
19 |
cnv |
|
|
20 |
|
|
|
21 |
clk |
|
|
22 |
rstn |
|
|
23 |
|
|
|
24 |
|
|
|
25 |
|
|
|
16 | -- CONV | |
|
17 | cnv_clk : IN STD_LOGIC; | |
|
18 | cnv_rstn : IN STD_LOGIC; | |
|
19 | cnv : OUT STD_LOGIC; | |
|
20 | -- DATA | |
|
21 | clk : IN STD_LOGIC; | |
|
22 | rstn : IN STD_LOGIC; | |
|
23 | sck : OUT STD_LOGIC; | |
|
24 | sdo : IN STD_LOGIC_VECTOR(ChannelCount-1 DOWNTO 0); | |
|
25 | -- SAMPLE | |
|
26 | 26 | sample : OUT Samples14v(ChannelCount-1 DOWNTO 0); |
|
27 | 27 | sample_val : OUT STD_LOGIC |
|
28 | 28 | ); |
@@ -33,10 +33,10 ARCHITECTURE ar_top_ad_conv_ADS7886_v2 O | |||
|
33 | 33 | SIGNAL cnv_cycle_counter : INTEGER; |
|
34 | 34 | SIGNAL cnv_s : STD_LOGIC; |
|
35 | 35 | SIGNAL cnv_sync : STD_LOGIC; |
|
36 |
SIGNAL cnv_sync_not |
|
|
37 | ||
|
38 |
SIGNAL sample_adc |
|
|
39 |
SIGNAL sample_val_adc |
|
|
36 | SIGNAL cnv_sync_not : STD_LOGIC; | |
|
37 | ||
|
38 | SIGNAL sample_adc : Samples(ChannelCount-1 DOWNTO 0); | |
|
39 | SIGNAL sample_val_adc : STD_LOGIC; | |
|
40 | 40 | |
|
41 | 41 | BEGIN |
|
42 | 42 | |
@@ -69,68 +69,65 BEGIN | |||
|
69 | 69 | END IF; |
|
70 | 70 | END PROCESS; |
|
71 | 71 | |
|
72 |
cnv |
|
|
72 | cnv <= NOT(cnv_s); | |
|
73 | 73 | |
|
74 | 74 | ----------------------------------------------------------------------------- |
|
75 | 75 | -- SYNC CNV |
|
76 | 76 | ----------------------------------------------------------------------------- |
|
77 | ||
|
77 | ||
|
78 | 78 | SYNC_FF_cnv : SYNC_FF |
|
79 | 79 | GENERIC MAP ( |
|
80 | 80 | NB_FF_OF_SYNC => 2) |
|
81 | 81 | PORT MAP ( |
|
82 | 82 | clk => clk, |
|
83 | 83 | rstn => rstn, |
|
84 |
A => cnv_s, |
|
|
84 | A => cnv_s, -- the data fetching begins immediately | |
|
85 | 85 | A_sync => cnv_sync); |
|
86 | 86 | |
|
87 | 87 | ----------------------------------------------------------------------------- |
|
88 | 88 | |
|
89 |
cnv_sync_not |
|
|
89 | cnv_sync_not <= NOT(cnv_sync); | |
|
90 | 90 | |
|
91 |
|
|
|
92 |
|
|
|
93 |
|
|
|
94 |
|
|
|
95 |
|
|
|
96 |
|
|
|
97 |
|
|
|
98 |
|
|
|
99 |
|
|
|
100 |
|
|
|
101 | rstn => rstn, | |
|
102 | sck => sck, | |
|
103 | sdo => sdo, | |
|
104 |
|
|
|
105 |
|
|
|
106 |
|
|
|
91 | ADS7886_drvr_v2_1 : ADS7886_drvr_v2 | |
|
92 | GENERIC MAP( | |
|
93 | ChannelCount => 8, | |
|
94 | NbBitsSamples => 16) | |
|
95 | PORT MAP( | |
|
96 | -- CONV -- | |
|
97 | cnv_clk => cnv_sync_not, | |
|
98 | cnv_rstn => rstn, | |
|
99 | -- DATA -- | |
|
100 | clk => clk, -- master clock, 25 MHz | |
|
101 | rstn => rstn, | |
|
102 | sck => sck, | |
|
103 | sdo => sdo, | |
|
104 | -- SAMPLE -- | |
|
105 | sample => sample_adc, | |
|
106 | sample_val => sample_val_adc); | |
|
107 | 107 | |
|
108 | PROCESS (clk, rstn) | |
|
108 | PROCESS (clk, rstn) | |
|
109 | 109 | BEGIN -- PROCESS |
|
110 | IF rstn = '0' THEN -- asynchronous reset (active low) | |
|
111 |
|
|
|
112 |
|
|
|
113 |
|
|
|
114 |
|
|
|
110 | IF rstn = '0' THEN -- asynchronous reset (active low) | |
|
111 | FOR k IN 0 TO ChannelCount-1 LOOP | |
|
112 | sample(k)(13 DOWNTO 0) <= (OTHERS => '0'); | |
|
113 | END LOOP; | |
|
114 | sample_val <= '0'; | |
|
115 | 115 | ELSIF clk'EVENT AND clk = '1' THEN -- rising clock edge |
|
116 |
|
|
|
117 |
|
|
|
118 |
|
|
|
119 |
|
|
|
120 |
|
|
|
121 |
|
|
|
122 |
|
|
|
123 |
|
|
|
124 |
|
|
|
125 |
|
|
|
126 | -- FOR k IN 0 TO ChannelCount-1 LOOP | |
|
127 | -- sample(k) <= sample_adc(k)(13 downto 0); | |
|
128 | -- END LOOP; | |
|
129 | sample_val <= sample_val_adc; | |
|
130 | ELSE | |
|
131 | sample_val <= '0'; | |
|
132 | END IF; | |
|
116 | IF sample_val_adc = '1' THEN | |
|
117 | FOR k IN 0 TO ChannelCount-1 LOOP | |
|
118 | IF (UNSIGNED(sample_adc(k)(11 DOWNTO 0)) >= 2048) THEN | |
|
119 | sample(k)(13 DOWNTO 0) <= "00" & | |
|
120 | STD_LOGIC_VECTOR(UNSIGNED(sample_adc(k)(11 DOWNTO 0)) - 2048); | |
|
121 | ELSE | |
|
122 | sample(k)(13 DOWNTO 0) <= "11" & | |
|
123 | STD_LOGIC_VECTOR(UNSIGNED(sample_adc(k)(11 DOWNTO 0)) - 2048); | |
|
124 | END IF; | |
|
125 | END LOOP; | |
|
126 | sample_val <= sample_val_adc; | |
|
127 | ELSE | |
|
128 | sample_val <= '0'; | |
|
129 | END IF; | |
|
133 | 130 | END IF; |
|
134 | END PROCESS; | |
|
131 | END PROCESS; | |
|
135 | 132 | |
|
136 | END ar_top_ad_conv_ADS7886_v2; No newline at end of file | |
|
133 | END ar_top_ad_conv_ADS7886_v2; |
@@ -90,7 +90,7 ENTITY lpp_lfr IS | |||
|
90 | 90 | debug_f2_data_fifo_out_valid : OUT STD_LOGIC; |
|
91 | 91 | debug_f3_data_fifo_out : OUT STD_LOGIC_VECTOR(31 DOWNTO 0); |
|
92 | 92 | debug_f3_data_fifo_out_valid : OUT STD_LOGIC; |
|
93 | ||
|
93 | ||
|
94 | 94 | --debug DMA IN |
|
95 | 95 | debug_f0_data_dma_in : OUT STD_LOGIC_VECTOR(31 DOWNTO 0); |
|
96 | 96 | debug_f0_data_dma_in_valid : OUT STD_LOGIC; |
@@ -573,29 +573,35 BEGIN | |||
|
573 | 573 | dma_send <= '0'; |
|
574 | 574 | dma_valid_burst <= '0'; |
|
575 | 575 | ELSIF clk'EVENT AND clk = '1' THEN -- rising clock edge |
|
576 | IF run = '1' THEN | |
|
576 | 577 | -- IF dma_sel = "0000" OR dma_send = '1' THEN |
|
577 | IF dma_sel = "0000" OR dma_done = '1' THEN | |
|
578 | dma_sel <= dma_rr_grant; | |
|
579 | IF dma_rr_grant(0) = '1' THEN | |
|
580 | dma_send <= '1'; | |
|
581 | dma_valid_burst <= data_f0_data_out_valid_burst; | |
|
582 | dma_sel_valid <= data_f0_data_out_valid; | |
|
583 | ELSIF dma_rr_grant(1) = '1' THEN | |
|
584 | dma_send <= '1'; | |
|
585 | dma_valid_burst <= data_f1_data_out_valid_burst; | |
|
586 | dma_sel_valid <= data_f1_data_out_valid; | |
|
587 | ELSIF dma_rr_grant(2) = '1' THEN | |
|
588 | dma_send <= '1'; | |
|
589 | dma_valid_burst <= data_f2_data_out_valid_burst; | |
|
590 | dma_sel_valid <= data_f2_data_out_valid; | |
|
591 | ELSIF dma_rr_grant(3) = '1' THEN | |
|
592 | dma_send <= '1'; | |
|
593 | dma_valid_burst <= data_f3_data_out_valid_burst; | |
|
594 | dma_sel_valid <= data_f3_data_out_valid; | |
|
578 | IF dma_sel = "0000" OR dma_done = '1' THEN | |
|
579 | dma_sel <= dma_rr_grant; | |
|
580 | IF dma_rr_grant(0) = '1' THEN | |
|
581 | dma_send <= '1'; | |
|
582 | dma_valid_burst <= data_f0_data_out_valid_burst; | |
|
583 | dma_sel_valid <= data_f0_data_out_valid; | |
|
584 | ELSIF dma_rr_grant(1) = '1' THEN | |
|
585 | dma_send <= '1'; | |
|
586 | dma_valid_burst <= data_f1_data_out_valid_burst; | |
|
587 | dma_sel_valid <= data_f1_data_out_valid; | |
|
588 | ELSIF dma_rr_grant(2) = '1' THEN | |
|
589 | dma_send <= '1'; | |
|
590 | dma_valid_burst <= data_f2_data_out_valid_burst; | |
|
591 | dma_sel_valid <= data_f2_data_out_valid; | |
|
592 | ELSIF dma_rr_grant(3) = '1' THEN | |
|
593 | dma_send <= '1'; | |
|
594 | dma_valid_burst <= data_f3_data_out_valid_burst; | |
|
595 | dma_sel_valid <= data_f3_data_out_valid; | |
|
596 | END IF; | |
|
597 | ELSE | |
|
598 | dma_sel <= dma_sel; | |
|
599 | dma_send <= '0'; | |
|
595 | 600 | END IF; |
|
596 | 601 | ELSE |
|
597 | dma_sel <= dma_sel; | |
|
598 | dma_send <= '0'; | |
|
602 | dma_sel <= (OTHERS => '0'); | |
|
603 | dma_send <= '0'; | |
|
604 | dma_valid_burst <= '0'; | |
|
599 | 605 | END IF; |
|
600 | 606 | END IF; |
|
601 | 607 | END PROCESS; |
@@ -619,7 +625,7 BEGIN | |||
|
619 | 625 | dma_data_2 <= dma_data; |
|
620 | 626 | |
|
621 | 627 | |
|
622 | ||
|
628 | ||
|
623 | 629 | |
|
624 | 630 | |
|
625 | 631 | ----------------------------------------------------------------------------- |
@@ -633,7 +639,7 BEGIN | |||
|
633 | 639 | debug_f3_data_dma_in_valid <= NOT data_f3_data_out_ren; |
|
634 | 640 | debug_f3_data_dma_in <= dma_data; |
|
635 | 641 | ----------------------------------------------------------------------------- |
|
636 | ||
|
642 | ||
|
637 | 643 | ----------------------------------------------------------------------------- |
|
638 | 644 | -- DMA |
|
639 | 645 | ----------------------------------------------------------------------------- |
@@ -648,11 +654,11 BEGIN | |||
|
648 | 654 | AHB_Master_In => ahbi, |
|
649 | 655 | AHB_Master_Out => ahbo, |
|
650 | 656 | |
|
651 |
send => dma_send, |
|
|
652 |
valid_burst => dma_valid_burst, |
|
|
657 | send => dma_send, | |
|
658 | valid_burst => dma_valid_burst, | |
|
653 | 659 | done => dma_done, |
|
654 | 660 | ren => dma_ren, |
|
655 |
address => dma_address, |
|
|
661 | address => dma_address, | |
|
656 | 662 | data => dma_data_2); |
|
657 | 663 | |
|
658 | 664 | ----------------------------------------------------------------------------- |
@@ -78,7 +78,11 BEGIN | |||
|
78 | 78 | IF rstn = '0' THEN |
|
79 | 79 | s_ren_reg <= (OTHERS => '1'); |
|
80 | 80 | ELSIF clk'EVENT AND clk = '1' THEN |
|
81 | s_ren_reg <= s_ren; | |
|
81 | IF run = '1' THEN | |
|
82 | s_ren_reg <= s_ren; | |
|
83 | ELSE | |
|
84 | s_ren_reg <= (OTHERS => '1'); | |
|
85 | END IF; | |
|
82 | 86 | END IF; |
|
83 | 87 | END PROCESS; |
|
84 | 88 | |
@@ -118,10 +122,17 BEGIN | |||
|
118 | 122 | s_rdata_2 <= (OTHERS => '0'); |
|
119 | 123 | s_rdata_3 <= (OTHERS => '0'); |
|
120 | 124 | ELSIF clk'EVENT AND clk = '1' THEN |
|
121 | IF s_ren_reg(0) = '0' THEN s_rdata_0 <= i_rdata; END IF; | |
|
122 |
IF s_ren_reg( |
|
|
123 |
IF s_ren_reg( |
|
|
124 |
IF s_ren_reg( |
|
|
125 | IF run = '1' THEN | |
|
126 | IF s_ren_reg(0) = '0' THEN s_rdata_0 <= i_rdata; END IF; | |
|
127 | IF s_ren_reg(1) = '0' THEN s_rdata_1 <= i_rdata; END IF; | |
|
128 | IF s_ren_reg(2) = '0' THEN s_rdata_2 <= i_rdata; END IF; | |
|
129 | IF s_ren_reg(3) = '0' THEN s_rdata_3 <= i_rdata; END IF; | |
|
130 | ELSE | |
|
131 | s_rdata_0 <= (OTHERS => '0'); | |
|
132 | s_rdata_1 <= (OTHERS => '0'); | |
|
133 | s_rdata_2 <= (OTHERS => '0'); | |
|
134 | s_rdata_3 <= (OTHERS => '0'); | |
|
135 | END IF; | |
|
125 | 136 | END IF; |
|
126 | 137 | END PROCESS; |
|
127 | 138 | |
@@ -132,9 +143,13 BEGIN | |||
|
132 | 143 | reg_full(I) <= '0'; |
|
133 | 144 | ELSIF clk'EVENT AND clk = '1' THEN |
|
134 | 145 | -- IF s_ren_reg(I) = '0' THEN |
|
135 |
IF |
|
|
136 |
|
|
|
137 | ELSIF o_data_ren(I) = '0' THEN | |
|
146 | IF run = '1' THEN | |
|
147 | IF s_ren(I) = '0' THEN | |
|
148 | reg_full(I) <= '1'; | |
|
149 | ELSIF o_data_ren(I) = '0' THEN | |
|
150 | reg_full(I) <= '0'; | |
|
151 | END IF; | |
|
152 | ELSE | |
|
138 | 153 | reg_full(I) <= '0'; |
|
139 | 154 | END IF; |
|
140 | 155 | END IF; |
@@ -157,15 +172,18 BEGIN | |||
|
157 | 172 | IF rstn = '0' THEN -- asynchronous reset (active low) |
|
158 | 173 | s_empty_almost(I) <= '1'; |
|
159 | 174 | ELSIF clk'event AND clk = '1' THEN -- rising clock edge |
|
160 |
|
|
|
161 | IF s_ren(I) = '0' THEN | |
|
162 | s_empty_almost(I) <= i_empty_almost(I); | |
|
163 | ELSIF o_data_ren(I) = '0' THEN | |
|
175 | IF run = '1' THEN | |
|
176 | IF s_ren(I) = '0' THEN | |
|
177 | s_empty_almost(I) <= i_empty_almost(I); | |
|
178 | ELSIF o_data_ren(I) = '0' THEN | |
|
179 | s_empty_almost(I) <= '1'; | |
|
180 | ELSE | |
|
181 | IF i_empty_almost(I) = '0' THEN | |
|
182 | s_empty_almost(I) <= '0'; | |
|
183 | END IF; | |
|
184 | END IF; | |
|
185 | ELSE | |
|
164 | 186 | s_empty_almost(I) <= '1'; |
|
165 | ELSE | |
|
166 | IF i_empty_almost(I) = '0' THEN | |
|
167 | s_empty_almost(I) <= '0'; | |
|
168 | END IF; | |
|
169 | 187 | END IF; |
|
170 | 188 | END IF; |
|
171 | 189 | END PROCESS; |
General Comments 0
You need to be logged in to leave comments.
Login now