@@ -0,0 +1,53 | |||||
|
1 | -- Bridge.vhd | |||
|
2 | library IEEE; | |||
|
3 | use IEEE.std_logic_1164.all; | |||
|
4 | use IEEE.numeric_std.all; | |||
|
5 | ||||
|
6 | entity Bridge is | |||
|
7 | port( | |||
|
8 | clk : in std_logic; | |||
|
9 | raz : in std_logic; | |||
|
10 | EmptyUp : in std_logic; | |||
|
11 | FullDwn : in std_logic; | |||
|
12 | WriteDwn : out std_logic; | |||
|
13 | ReadUp : out std_logic | |||
|
14 | ); | |||
|
15 | end entity; | |||
|
16 | ||||
|
17 | ||||
|
18 | architecture ar_Bridge of Bridge is | |||
|
19 | ||||
|
20 | type etat is (e0,e1); | |||
|
21 | signal ect : etat; | |||
|
22 | ||||
|
23 | begin | |||
|
24 | ||||
|
25 | process(clk,raz) | |||
|
26 | begin | |||
|
27 | if(raz='0')then | |||
|
28 | WriteDwn <= '1'; | |||
|
29 | ReadUp <= '1'; | |||
|
30 | ect <= e0; | |||
|
31 | ||||
|
32 | elsif(clk'event and clk='1')then | |||
|
33 | ||||
|
34 | case ect is | |||
|
35 | ||||
|
36 | when e0 => | |||
|
37 | WriteDwn <= '1'; | |||
|
38 | if(EmptyUp='0' and FullDwn='0')then | |||
|
39 | ReadUp <= '0'; | |||
|
40 | ect <= e1; | |||
|
41 | end if; | |||
|
42 | ||||
|
43 | when e1 => | |||
|
44 | ReadUp <= '1'; | |||
|
45 | WriteDwn <= '0'; | |||
|
46 | ect <= e0; | |||
|
47 | ||||
|
48 | end case; | |||
|
49 | ||||
|
50 | end if; | |||
|
51 | end process; | |||
|
52 | ||||
|
53 | end architecture; No newline at end of file |
@@ -45,9 +45,7 entity APB_DAC is | |||||
45 | rst : in std_logic; --! Reset general du composant |
|
45 | rst : in std_logic; --! Reset general du composant | |
46 | apbi : in apb_slv_in_type; --! Registre de gestion des entr�es du bus |
|
46 | apbi : in apb_slv_in_type; --! Registre de gestion des entr�es du bus | |
47 | apbo : out apb_slv_out_type; --! Registre de gestion des sorties du bus |
|
47 | apbo : out apb_slv_out_type; --! Registre de gestion des sorties du bus | |
48 | DataIN : in std_logic_vector(15 downto 0); |
|
|||
49 | Cal_EN : out std_logic; --! Signal Enable du multiplex pour la CAL |
|
48 | Cal_EN : out std_logic; --! Signal Enable du multiplex pour la CAL | |
50 | Readn : out std_logic; |
|
|||
51 | SYNC : out std_logic; --! Signal de synchronisation du convertisseur |
|
49 | SYNC : out std_logic; --! Signal de synchronisation du convertisseur | |
52 | SCLK : out std_logic; --! Horloge systeme du convertisseur |
|
50 | SCLK : out std_logic; --! Horloge systeme du convertisseur | |
53 | DATA : out std_logic --! Donn�e num�rique s�rialis� |
|
51 | DATA : out std_logic --! Donn�e num�rique s�rialis� | |
@@ -66,11 +64,11 constant pconfig : apb_config_type := ( | |||||
66 | 1 => apb_iobar(paddr, pmask)); |
|
64 | 1 => apb_iobar(paddr, pmask)); | |
67 |
|
65 | |||
68 | signal enable : std_logic; |
|
66 | signal enable : std_logic; | |
69 |
|
|
67 | signal Ready : std_logic; | |
70 |
|
68 | |||
71 | type DAC_ctrlr_Reg is record |
|
69 | type DAC_ctrlr_Reg is record | |
72 |
DAC_ |
|
70 | DAC_Cfg : std_logic_vector(1 downto 0); | |
73 |
|
|
71 | DAC_Data : std_logic_vector(15 downto 0); | |
74 | end record; |
|
72 | end record; | |
75 |
|
73 | |||
76 | signal Rec : DAC_ctrlr_Reg; |
|
74 | signal Rec : DAC_ctrlr_Reg; | |
@@ -78,19 +76,18 signal Rdata : std_logic_vector(31 d | |||||
78 |
|
76 | |||
79 | begin |
|
77 | begin | |
80 |
|
78 | |||
81 |
enable <= Rec.DAC_ |
|
79 | enable <= Rec.DAC_Cfg(0); | |
82 |
|
|
80 | Rec.DAC_Cfg(1) <= Ready; | |
83 |
|
81 | |||
84 | CONV0 : DacDriver |
|
82 | CONV0 : DacDriver | |
85 | generic map(cpt_serial) |
|
83 | generic map (cpt_serial) | |
86 |
port map(clk,rst,enable,Data |
|
84 | port map(clk,rst,enable,Rec.DAC_Data,SYNC,SCLK,Ready,Data); | |
87 |
|
85 | |||
88 |
|
86 | |||
89 | process(rst,clk) |
|
87 | process(rst,clk) | |
90 | begin |
|
88 | begin | |
91 | if(rst='0')then |
|
89 | if(rst='0')then | |
92 |
|
|
90 | Rec.DAC_Data <= (others => '0'); | |
93 | Rec.DAC_Enable(0) <= '0'; |
|
|||
94 |
|
91 | |||
95 | elsif(clk'event and clk='1')then |
|
92 | elsif(clk'event and clk='1')then | |
96 |
|
93 | |||
@@ -99,9 +96,9 enable <= Rec.DAC_Enable(0); | |||||
99 | if (apbi.psel(pindex) and apbi.penable and apbi.pwrite) = '1' then |
|
96 | if (apbi.psel(pindex) and apbi.penable and apbi.pwrite) = '1' then | |
100 | case apbi.paddr(abits-1 downto 2) is |
|
97 | case apbi.paddr(abits-1 downto 2) is | |
101 | when "000000" => |
|
98 | when "000000" => | |
102 |
Rec.DAC_ |
|
99 | Rec.DAC_Cfg(0) <= apbi.pwdata(0); | |
103 |
|
|
100 | when "000001" => | |
104 |
|
|
101 | Rec.DAC_Data <= apbi.pwdata(15 downto 0); | |
105 | when others => |
|
102 | when others => | |
106 | null; |
|
103 | null; | |
107 | end case; |
|
104 | end case; | |
@@ -111,11 +108,11 enable <= Rec.DAC_Enable(0); | |||||
111 | if (apbi.psel(pindex) and (not apbi.pwrite)) = '1' then |
|
108 | if (apbi.psel(pindex) and (not apbi.pwrite)) = '1' then | |
112 | case apbi.paddr(abits-1 downto 2) is |
|
109 | case apbi.paddr(abits-1 downto 2) is | |
113 | when "000000" => |
|
110 | when "000000" => | |
114 |
Rdata(31 downto |
|
111 | Rdata(31 downto 2) <= X"ABCDEF5" & "00"; | |
115 |
Rdata( |
|
112 | Rdata(1 downto 0) <= Rec.DAC_Cfg; | |
116 |
|
|
113 | when "000001" => | |
117 |
|
|
114 | Rdata(31 downto 16) <= X"FD18"; | |
118 |
|
|
115 | Rdata(15 downto 0) <= Rec.DAC_Data; | |
119 | when others => |
|
116 | when others => | |
120 | Rdata <= (others => '0'); |
|
117 | Rdata <= (others => '0'); | |
121 | end case; |
|
118 | end case; | |
@@ -126,5 +123,5 enable <= Rec.DAC_Enable(0); | |||||
126 | end process; |
|
123 | end process; | |
127 |
|
124 | |||
128 | apbo.prdata <= Rdata when apbi.penable = '1'; |
|
125 | apbo.prdata <= Rdata when apbi.penable = '1'; | |
129 |
Cal_EN <= |
|
126 | Cal_EN <= enable; | |
130 | end architecture; No newline at end of file |
|
127 | end architecture; |
@@ -32,10 +32,10 entity DacDriver is | |||||
32 | clk : in std_logic; --! Horloge du composant |
|
32 | clk : in std_logic; --! Horloge du composant | |
33 | rst : in std_logic; --! Reset general du composant |
|
33 | rst : in std_logic; --! Reset general du composant | |
34 | enable : in std_logic; --! Autorise ou non l'utilisation du composant |
|
34 | enable : in std_logic; --! Autorise ou non l'utilisation du composant | |
35 |
Data_ |
|
35 | Data_C : in std_logic_vector(15 downto 0); --! Donn�e Num�rique d'entr�e sur 16 bits | |
36 | SYNC : out std_logic; --! Signal de synchronisation du convertisseur |
|
36 | SYNC : out std_logic; --! Signal de synchronisation du convertisseur | |
37 | SCLK : out std_logic; --! Horloge systeme du convertisseur |
|
37 | SCLK : out std_logic; --! Horloge systeme du convertisseur | |
38 |
Read |
|
38 | Ready : out std_logic; --! Flag, signale la fin de la s�rialisation d'une donn�e | |
39 | Data : out std_logic --! Donn�e num�rique s�rialis� |
|
39 | Data : out std_logic --! Donn�e num�rique s�rialis� | |
40 | ); |
|
40 | ); | |
41 | end entity; |
|
41 | end entity; | |
@@ -46,7 +46,7 end entity; | |||||
46 | architecture ar_DacDriver of DacDriver is |
|
46 | architecture ar_DacDriver of DacDriver is | |
47 |
|
47 | |||
48 | signal s_SCLK : std_logic; |
|
48 | signal s_SCLK : std_logic; | |
49 |
signal |
|
49 | signal Sended : std_logic; | |
50 |
|
50 | |||
51 | begin |
|
51 | begin | |
52 |
|
52 | |||
@@ -56,16 +56,13 SystemCLK : Systeme_Clock | |||||
56 |
|
56 | |||
57 |
|
57 | |||
58 | Signal_sync : Gene_SYNC |
|
58 | Signal_sync : Gene_SYNC | |
59 |
port map (s_SCLK,rst,enable, |
|
59 | port map (s_SCLK,rst,enable,Sended,SYNC); | |
60 |
|
60 | |||
61 |
|
61 | |||
62 | Serial : serialize |
|
62 | Serial : serialize | |
63 |
port map (clk,rst,s_SCLK,Data_ |
|
63 | port map (clk,rst,s_SCLK,Data_C,Sended,Ready,Data); | |
64 |
|
64 | |||
65 | RenGEN : ReadFifo_GEN |
|
|||
66 | port map (clk,rst,s_SYNC,Readn); |
|
|||
67 |
|
65 | |||
68 | SCLK <= s_SCLK; |
|
66 | SCLK <= s_SCLK; | |
69 | SYNC <= s_SYNC; |
|
|||
70 |
|
67 | |||
71 | end architecture; No newline at end of file |
|
68 | end architecture; |
@@ -29,7 +29,7 entity Gene_SYNC is | |||||
29 | port( |
|
29 | port( | |
30 | SCLK,raz : in std_logic; --! Horloge systeme et Reset du composant |
|
30 | SCLK,raz : in std_logic; --! Horloge systeme et Reset du composant | |
31 | enable : in std_logic; --! Autorise ou non l'utilisation du composant |
|
31 | enable : in std_logic; --! Autorise ou non l'utilisation du composant | |
32 |
|
|
32 | Sended : out std_logic; --! Flag, Autorise l'envoi (s�rialisation) d'une nouvelle donn�e | |
33 | SYNC : out std_logic --! Signal de synchronisation du convertisseur g�n�r� |
|
33 | SYNC : out std_logic --! Signal de synchronisation du convertisseur g�n�r� | |
34 | ); |
|
34 | ); | |
35 | end Gene_SYNC; |
|
35 | end Gene_SYNC; | |
@@ -46,22 +46,21 begin | |||||
46 | if(raz='0')then |
|
46 | if(raz='0')then | |
47 | SYNC <= '0'; |
|
47 | SYNC <= '0'; | |
48 | count <= 14; |
|
48 | count <= 14; | |
49 |
|
|
49 | Sended <= '0'; | |
50 |
|
50 | |||
51 | elsif(SCLK' event and SCLK='1')then |
|
51 | elsif(SCLK' event and SCLK='1')then | |
52 | if(enable='1')then |
|
52 | if(enable='1')then | |
53 |
|
53 | |||
54 | if(count=15)then |
|
54 | if(count=15)then | |
55 | SYNC <= '1'; |
|
55 | SYNC <= '1'; | |
56 |
|
|
56 | count <= count+1; | |
57 |
|
|
57 | elsif(count=16)then | |
58 | count <= 0; |
|
58 | count <= 0; | |
59 |
|
|
59 | SYNC <= '0'; | |
60 |
|
|
60 | Sended <= '1'; | |
61 | else |
|
61 | else | |
62 | count <= count+1; |
|
62 | count <= count+1; | |
63 |
S |
|
63 | Sended <= '0'; | |
64 | -- OKAI_send <= '0'; |
|
|||
65 | end if; |
|
64 | end if; | |
66 |
|
65 | |||
67 | end if; |
|
66 | end if; |
@@ -31,7 +31,7 entity Serialize is | |||||
31 | sclk : in std_logic; --! Horloge Systeme |
|
31 | sclk : in std_logic; --! Horloge Systeme | |
32 | vectin : in std_logic_vector(15 downto 0); --! Vecteur d'entr�e |
|
32 | vectin : in std_logic_vector(15 downto 0); --! Vecteur d'entr�e | |
33 | send : in std_logic; --! Flag, Une nouvelle donn�e est pr�sente |
|
33 | send : in std_logic; --! Flag, Une nouvelle donn�e est pr�sente | |
34 |
|
|
34 | sended : out std_logic; --! Flag, La donn�e a �t� s�rialis�e | |
35 | Data : out std_logic --! Donn�e num�rique s�rialis� |
|
35 | Data : out std_logic --! Donn�e num�rique s�rialis� | |
36 | ); |
|
36 | ); | |
37 | end Serialize; |
|
37 | end Serialize; | |
@@ -39,7 +39,7 end Serialize; | |||||
39 |
|
39 | |||
40 | architecture ar_Serialize of Serialize is |
|
40 | architecture ar_Serialize of Serialize is | |
41 |
|
41 | |||
42 |
type etat is (attente,serialize |
|
42 | type etat is (attente,serialize); | |
43 | signal ect : etat; |
|
43 | signal ect : etat; | |
44 |
|
44 | |||
45 | signal vector_int : std_logic_vector(16 downto 0); |
|
45 | signal vector_int : std_logic_vector(16 downto 0); | |
@@ -47,7 +47,6 signal vectin_reg : std_logic_vector(1 | |||||
47 | signal load : std_logic; |
|
47 | signal load : std_logic; | |
48 | signal N : integer range 0 to 16; |
|
48 | signal N : integer range 0 to 16; | |
49 | signal CPT_ended : std_logic:='0'; |
|
49 | signal CPT_ended : std_logic:='0'; | |
50 | signal i : std_logic; |
|
|||
51 |
|
50 | |||
52 | begin |
|
51 | begin | |
53 | process(clk,raz) |
|
52 | process(clk,raz) | |
@@ -56,8 +55,7 begin | |||||
56 | ect <= attente; |
|
55 | ect <= attente; | |
57 | vectin_reg <= (others=> '0'); |
|
56 | vectin_reg <= (others=> '0'); | |
58 | load <= '0'; |
|
57 | load <= '0'; | |
59 |
|
|
58 | sended <= '1'; | |
60 | -- sended <= '1'; |
|
|||
61 |
|
|
59 | ||
62 |
|
|
60 | elsif(clk'event and clk='1')then | |
63 | vectin_reg <= vectin; |
|
61 | vectin_reg <= vectin; | |
@@ -65,25 +63,18 begin | |||||
65 | case ect is |
|
63 | case ect is | |
66 | when attente => |
|
64 | when attente => | |
67 | if (send='1') then |
|
65 | if (send='1') then | |
68 |
|
|
66 | sended <= '0'; | |
69 | if(i='1')then |
|
|||
70 | i <= '0'; |
|
|||
71 | ect <= reg; |
|
|||
72 | else |
|
|||
73 |
|
|
67 | load <= '1'; | |
74 |
|
|
68 | ect <= serialize; | |
75 | end if; |
|
69 | else | |
|
70 | ect <= attente; | |||
76 | end if; |
|
71 | end if; | |
77 |
|
72 | |||
78 | when reg => |
|
|||
79 | load <= '1'; |
|
|||
80 | ect <= serialize; |
|
|||
81 |
|
||||
82 | when serialize => |
|
73 | when serialize => | |
83 | load <= '0'; |
|
74 | load <= '0'; | |
84 | if(CPT_ended='1')then |
|
75 | if(CPT_ended='1')then | |
85 | ect <= attente; |
|
76 | ect <= attente; | |
86 |
|
|
77 | sended <= '1'; | |
87 |
|
|
78 | end if; | |
88 |
|
79 | |||
89 | end case; |
|
80 | end case; |
@@ -37,16 +37,13 component APB_DAC is | |||||
37 | paddr : integer := 0; |
|
37 | paddr : integer := 0; | |
38 | pmask : integer := 16#fff#; |
|
38 | pmask : integer := 16#fff#; | |
39 | pirq : integer := 0; |
|
39 | pirq : integer := 0; | |
40 | abits : integer := 8; |
|
40 | abits : integer := 8); | |
41 | cpt_serial : integer := 6); |
|
|||
42 | port ( |
|
41 | port ( | |
43 | clk : in std_logic; |
|
42 | clk : in std_logic; | |
44 | rst : in std_logic; |
|
43 | rst : in std_logic; | |
45 | apbi : in apb_slv_in_type; |
|
44 | apbi : in apb_slv_in_type; | |
46 | apbo : out apb_slv_out_type; |
|
45 | apbo : out apb_slv_out_type; | |
47 | DataIN : in std_logic_vector(15 downto 0); |
|
|||
48 | Cal_EN : out std_logic; |
|
46 | Cal_EN : out std_logic; | |
49 | Readn : out std_logic; |
|
|||
50 | SYNC : out std_logic; |
|
47 | SYNC : out std_logic; | |
51 | SCLK : out std_logic; |
|
48 | SCLK : out std_logic; | |
52 | DATA : out std_logic |
|
49 | DATA : out std_logic | |
@@ -55,15 +52,15 end component; | |||||
55 |
|
52 | |||
56 |
|
53 | |||
57 | component DacDriver is |
|
54 | component DacDriver is | |
58 | generic(cpt_serial : integer := 6); |
|
55 | generic(cpt_serial : integer := 6); --! G�n�rique contenant le r�sultat de la division clk/sclk !!! clk=25Mhz | |
59 | port( |
|
56 | port( | |
60 | clk : in std_logic; |
|
57 | clk : in std_logic; | |
61 | rst : in std_logic; |
|
58 | rst : in std_logic; | |
62 | enable : in std_logic; |
|
59 | enable : in std_logic; | |
63 |
Data_ |
|
60 | Data_C : in std_logic_vector(15 downto 0); | |
64 | SYNC : out std_logic; |
|
61 | SYNC : out std_logic; | |
65 | SCLK : out std_logic; |
|
62 | SCLK : out std_logic; | |
66 |
Read |
|
63 | Ready : out std_logic; | |
67 | Data : out std_logic |
|
64 | Data : out std_logic | |
68 | ); |
|
65 | ); | |
69 | end component; |
|
66 | end component; | |
@@ -73,7 +70,7 component Systeme_Clock is | |||||
73 | generic(N :integer := 695); |
|
70 | generic(N :integer := 695); | |
74 | port( |
|
71 | port( | |
75 | clk, raz : in std_logic ; |
|
72 | clk, raz : in std_logic ; | |
76 |
cl |
|
73 | sclk : out std_logic); | |
77 | end component; |
|
74 | end component; | |
78 |
|
75 | |||
79 |
|
76 | |||
@@ -81,9 +78,8 component Gene_SYNC is | |||||
81 | port( |
|
78 | port( | |
82 | SCLK,raz : in std_logic; --! Horloge systeme et Reset du composant |
|
79 | SCLK,raz : in std_logic; --! Horloge systeme et Reset du composant | |
83 | enable : in std_logic; --! Autorise ou non l'utilisation du composant |
|
80 | enable : in std_logic; --! Autorise ou non l'utilisation du composant | |
84 |
|
|
81 | Sended : out std_logic; --! Flag, Autorise l'envoi (s�rialisation) d'une nouvelle donn�e | |
85 | SYNC : out std_logic --! Signal de synchronisation du convertisseur g�n�r� |
|
82 | SYNC : out std_logic); --! Signal de synchronisation du convertisseur g�n�r� | |
86 | ); |
|
|||
87 | end component; |
|
83 | end component; | |
88 |
|
84 | |||
89 |
|
85 | |||
@@ -93,16 +89,8 port( | |||||
93 | sclk : in std_logic; |
|
89 | sclk : in std_logic; | |
94 | vectin : in std_logic_vector(15 downto 0); |
|
90 | vectin : in std_logic_vector(15 downto 0); | |
95 | send : in std_logic; |
|
91 | send : in std_logic; | |
96 |
|
|
92 | sended : out std_logic; | |
97 | Data : out std_logic); |
|
93 | Data : out std_logic); | |
98 | end component; |
|
94 | end component; | |
99 |
|
95 | |||
100 | component ReadFifo_GEN is |
|
96 | end; No newline at end of file | |
101 | port( |
|
|||
102 | clk,raz : in std_logic; |
|
|||
103 | SYNC : in std_logic; |
|
|||
104 | Readn : out std_logic |
|
|||
105 | ); |
|
|||
106 | end component; |
|
|||
107 |
|
||||
108 | end; |
|
@@ -135,6 +135,17 port( | |||||
135 | ); |
|
135 | ); | |
136 | end component; |
|
136 | end component; | |
137 |
|
137 | |||
|
138 | component Bridge is | |||
|
139 | port( | |||
|
140 | clk : in std_logic; | |||
|
141 | raz : in std_logic; | |||
|
142 | EmptyUp : in std_logic; | |||
|
143 | FullDwn : in std_logic; | |||
|
144 | WriteDwn : out std_logic; | |||
|
145 | ReadUp : out std_logic | |||
|
146 | ); | |||
|
147 | end component; | |||
|
148 | ||||
138 | component ssram_plugin is |
|
149 | component ssram_plugin is | |
139 | generic (tech : integer := 0); |
|
150 | generic (tech : integer := 0); | |
140 | port |
|
151 | port |
@@ -1,8 +1,10 | |||||
1 | lpp_memory.vhd |
|
1 | lpp_memory.vhd | |
2 | lpp_FIFO.vhd |
|
2 | lpp_FIFO.vhd | |
3 | FillFifo.vhd |
|
3 | FillFifo.vhd | |
|
4 | Bridge.vhd | |||
4 | APB_FIFO.vhd |
|
5 | APB_FIFO.vhd | |
5 | Bridge.vhd |
|
6 | Bridge.vhd | |
6 | SSRAM_plugin.vhd |
|
7 | SSRAM_plugin.vhd | |
7 | lppFIFOx5.vhd |
|
8 | lppFIFOx5.vhd | |
8 | lppFIFOxN.vhd |
|
9 | lppFIFOxN.vhd | |
|
10 |
1 | NO CONTENT: file was removed |
|
NO CONTENT: file was removed |
General Comments 0
You need to be logged in to leave comments.
Login now