VHDLIB=../.. SCRIPTSDIR=$(VHDLIB)/scripts/ GRLIB := $(shell sh $(VHDLIB)/scripts/lpp_relpath.sh) TOP=DISCOSPACE_top BOARD=DISCOSPACE include $(VHDLIB)/boards/$(BOARD)/Makefile.inc DEVICE=$(PART)-$(PACKAGE)$(SPEED) UCF=$(VHDLIB)/boards/$(BOARD)/$(TOP).ucf QSF=$(VHDLIB)/boards/$(BOARD)/$(TOP).qsf EFFORT=high XSTOPT= SYNPOPT="set_option -pipe 0; set_option -retiming 0; set_option -write_apr_constraint 0" VHDLSYNFILES= DISCOSPACE_top.vhd VHDLSIMFILES= testbench.vhd SIMTOP=testbench PDC=$(VHDLIB)/boards/$(BOARD)/default.pdc SDCFILE=$(VHDLIB)/boards/$(BOARD)/DISCOSPACE.sdc SDC=$(VHDLIB)/boards/$(BOARD)/DISCOSPACE.sdc CLEAN=soft-clean TECHLIBS = proasic3e LIBSKIP = core1553bbc core1553brm core1553brt gr1553 corePCIF \ tmtc openchip hynix ihp gleichmann micron usbhc ge_1000baseX DIRSKIP = b1553 pcif leon2 leon2ft crypto satcan ddr usb ata i2c \ pci grusbhc haps slink ascs pwm coremp7 spi ac97 \ ./lpp_bootloader \ ./lpp_uart \ ./lpp_usb \ ./dsp/lpp_fft_rtax \ ./lpp_sim/CY7C1061DV33 \ FILESKIP =i2cmst.vhd \ APB_MULTI_DIODE.vhd \ APB_SIMPLE_DIODE.vhd \ Top_MatrixSpec.vhd \ APB_FFT.vhd \ CoreFFT_simu.vhd \ lpp_lfr_apbreg_simu.vhd \ sgmii.vhd include $(GRLIB)/bin/Makefile include $(GRLIB)/software/leon3/Makefile ################## project specific targets ##########################