#Build: Synplify Pro D-2009.12A, Build 040R, Jan 20 2010 #install: C:\Actel\Libero_v9.0\Synopsys\synplify_D200912A #OS: 6.1 #Hostname: PC-SOLAR2 #Implementation: synthesis #Tue Aug 23 13:18:18 2011 $ Start of Compile #Tue Aug 23 13:18:18 2011 Synopsys VHDL Compiler, version comp475rc, Build 060R, built Jan 15 2010 Copyright (C) 1994-2010, Synopsys Inc. All Rights Reserved @N:CD720 : std.vhd(123) | Setting time resolution to ns Top entity isn't set yet! VHDL syntax check successful! File C:\opt\GRLIB\grlib-ft-fpga-1.0.21-b4003\designs\TEST-LEON-M7-LPP\leon3mp.vhd changed - recompiling @N:CD630 : leon3mp.vhd(41) | Synthesizing work.top.behavioral @W:CD280 : leon3mp.vhd(141) | Unbound component CLKINT mapped to black box @W:CD638 : leon3mp.vhd(104) | Signal cgi.clksel is undriven @W:CD638 : leon3mp.vhd(104) | Signal cgi.pllref is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_1.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_1.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_1.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_1.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_1.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_7.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_7.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_7.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_7.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_7.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_8.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_8.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_8.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_8.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_8.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_9.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_9.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_9.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_9.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_9.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_10.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_10.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_10.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_10.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_10.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_12.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_12.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_12.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_12.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_12.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_13.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_13.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_13.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_13.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_13.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_14.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_14.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_14.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_14.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_14.prdata is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_15.pindex is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_15.pconfig_0 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_15.pconfig_1 is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_15.pirq is undriven @W:CD638 : leon3mp.vhd(108) | Signal apbo_15.prdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_15.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_14.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_13.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_12.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_11.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_10.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_9.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_8.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_7.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_6.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_5.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_4.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_3.hready is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hindex is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hirq is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hcache is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hsplit is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hrdata is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hresp is undriven @W:CD638 : leon3mp.vhd(110) | Signal ahbso_2.hready is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_15.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_14.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_13.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_12.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_11.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_10.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_9.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_8.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_7.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_6.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_5.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_4.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_3.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_2.hbusreq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hindex is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_0 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_1 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_2 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_3 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_4 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_5 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_6 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hconfig_7 is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hirq is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hwdata is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hprot is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hburst is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hsize is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hwrite is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.haddr is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.htrans is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hlock is undriven @W:CD638 : leon3mp.vhd(112) | Signal ahbmo_0.hbusreq is undriven @W:CD638 : leon3mp.vhd(114) | Signal ahbuarti.extclk is undriven @W:CD638 : leon3mp.vhd(114) | Signal ahbuarti.ctsn is undriven @W:CD638 : leon3mp.vhd(116) | Signal apbuarti.extclk is undriven @W:CD638 : leon3mp.vhd(116) | Signal apbuarti.ctsn is undriven @W:CD638 : leon3mp.vhd(116) | Signal apbuarti.rxd is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.rxen is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.flow is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.txen is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.scaler is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.txd is undriven @W:CD638 : leon3mp.vhd(117) | Signal apbuarto.rtsn is undriven @W:CD638 : leon3mp.vhd(119) | Signal rxd1 is undriven @W:CD638 : leon3mp.vhd(120) | Signal txd1 is undriven @W:CD638 : leon3mp.vhd(122) | Signal memi.edac is undriven @W:CD638 : leon3mp.vhd(122) | Signal memi.scb is undriven @W:CD638 : leon3mp.vhd(122) | Signal memi.cb is undriven @W:CD638 : leon3mp.vhd(122) | Signal memi.sd is undriven @W:CD638 : leon3mp.vhd(124) | Signal wpo.wprothit is undriven @W:CD638 : leon3mp.vhd(125) | Signal sdi.cb is undriven @W:CD638 : leon3mp.vhd(125) | Signal sdi.data is undriven @W:CD638 : leon3mp.vhd(125) | Signal sdi.wprot is undriven @W:CD638 : leon3mp.vhd(129) | Signal irqo is undriven @W:CD638 : leon3mp.vhd(133) | Signal dsui.break is undriven @W:CD638 : leon3mp.vhd(133) | Signal dsui.enable is undriven @W:CD638 : leon3mp.vhd(134) | Signal dsuo.pwd is undriven @W:CD638 : leon3mp.vhd(134) | Signal dsuo.tstop is undriven @W:CD638 : leon3mp.vhd(134) | Signal dsuo.active is undriven @W:CD638 : leon3mp.vhd(136) | Signal gpioi.sig_en is undriven @W:CD638 : leon3mp.vhd(136) | Signal gpioi.sig_in is undriven @W:CD639 : leon3mp.vhd(136) | Bit <7> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <8> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <9> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <10> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <11> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <12> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <13> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <14> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <15> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <16> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <17> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <18> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <19> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <20> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <21> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <22> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <23> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <24> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <25> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <26> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <27> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <28> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <29> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <30> of signal gpioi.din is undriven @W:CD639 : leon3mp.vhd(136) | Bit <31> of signal gpioi.din is undriven @N:CD630 : APB_FifoRead.vhd(35) | Synthesizing lpp.apb_fiforead.ar_apb_fiforead @N:CD630 : Top_FIFO.vhd(32) | Synthesizing lpp.top_fifo.ar_top_fifo @W:CD276 : syncram_2p.vhd(43) | Map for port testin of component syncram_2p not found @W:CD730 : Top_FIFO.vhd(87) | Component declaration has 8 ports but entity declares 9 ports @W:CG296 : Top_FIFO.vhd(101) | Incomplete sensitivity list - assuming completeness @W:CG290 : Top_FIFO.vhd(106) | Referenced variable s_full is not in sensitivity list @N:CD630 : Fifo_Read.vhd(28) | Synthesizing lpp.fifo_read.ar_fifo_read Post processing for lpp.fifo_read.ar_fifo_read @A: : Fifo_Read.vhd(55) | Feedback mux created for signal Rad_int_reg[8:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @W:CL111 : Fifo_Read.vhd(55) | All reachable assignments to Wad_int_reg(8) assign '0', register removed by optimization @A: : Fifo_Read.vhd(55) | Feedback mux created for signal Wad_int_reg[7:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @A: : Fifo_Read.vhd(55) | Feedback mux created for signal flag_reg. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @N:CD630 : syncram_2p.vhd(31) | Synthesizing techmap.syncram_2p.rtl @N:CD630 : memory_inferred.vhd(71) | Synthesizing techmap.generic_syncram_2p.behav @W:CD638 : memory_inferred.vhd(92) | Signal wa is undriven Post processing for techmap.generic_syncram_2p.behav @N:CL134 : memory_inferred.vhd(91) | Found RAM rfd, depth=256, width=8 Post processing for techmap.syncram_2p.rtl @N:CD630 : Fifo_Write.vhd(28) | Synthesizing lpp.fifo_write.ar_fifo_write Post processing for lpp.fifo_write.ar_fifo_write @A: : Fifo_Write.vhd(53) | Feedback mux created for signal Wad_int_reg[8:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @W:CL111 : Fifo_Write.vhd(53) | All reachable assignments to Rad_int_reg(8) assign '0', register removed by optimization @A: : Fifo_Write.vhd(53) | Feedback mux created for signal Rad_int_reg[7:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area Post processing for lpp.top_fifo.ar_top_fifo @N:CD630 : ApbDriver.vhd(34) | Synthesizing lpp.apbdriver.ar_apbdriver Post processing for lpp.apbdriver.ar_apbdriver @W:CL252 : ApbDriver.vhd(59) | Bit 0 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 1 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 2 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 3 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 4 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 5 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 6 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 7 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 8 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 9 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 10 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 11 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 12 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 13 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 14 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 15 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 16 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 17 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 18 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 19 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 20 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 21 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 22 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 23 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 24 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 25 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 26 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 27 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 28 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 29 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 30 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 31 of signal apbo.pirq is floating - a simulation mismatch is possible @A: : ApbDriver.vhd(115) | Feedback mux created for signal Rdata[31:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(10) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(14) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(18) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(22) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(24) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(28) is always 0, optimizing ... @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 28 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 24 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 22 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 18 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 14 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 10 of Rdata(31 downto 0) Post processing for lpp.apb_fiforead.ar_apb_fiforead @N:CD630 : RWbuf.vhd(8) | Synthesizing lpp.rwbuf.ar_rwbuf @N:CD231 : RWbuf.vhd(31) | Using onehot encoding for type etat (s0="1000000") @W:CD280 : RWbuf.vhd(40) | Unbound component BIBUF mapped to black box @N:CD630 : RWbuf.vhd(40) | Synthesizing lpp.bibuf.syn_black_box Post processing for lpp.bibuf.syn_black_box Post processing for lpp.rwbuf.ar_rwbuf @N:CL134 : RWbuf.vhd(29) | Found RAM send_data, depth=1025, width=8 @A: : RWbuf.vhd(80) | Feedback mux created for signal index_data_read[10:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @A: : RWbuf.vhd(80) | Feedback mux created for signal index_data[10:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @A: : RWbuf.vhd(80) | Feedback mux created for signal fifoadr[1:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @A: : RWbuf.vhd(80) | Feedback mux created for signal Sint[7:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @W:CL111 : RWbuf.vhd(80) | All reachable assignments to pktend assign '1', register removed by optimization @N:CD630 : APB_FifoWrite.vhd(35) | Synthesizing lpp.apb_fifowrite.ar_apb_fifowrite @N:CD630 : ApbDriver.vhd(34) | Synthesizing lpp.apbdriver.ar_apbdriver Post processing for lpp.apbdriver.ar_apbdriver @W:CL252 : ApbDriver.vhd(59) | Bit 0 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 1 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 2 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 3 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 4 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 5 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 6 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 7 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 8 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 9 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 10 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 11 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 12 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 13 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 14 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 15 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 16 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 17 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 18 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 19 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 20 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 21 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 22 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 23 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 24 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 25 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 26 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 27 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 28 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 29 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 30 of signal apbo.pirq is floating - a simulation mismatch is possible @W:CL252 : ApbDriver.vhd(59) | Bit 31 of signal apbo.pirq is floating - a simulation mismatch is possible @A: : ApbDriver.vhd(115) | Feedback mux created for signal Rdata[31:0]. Did you forget the set/reset assignment for this signal? Specifying a reset value will improve timing and area @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(10) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(14) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(18) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(22) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(24) is always 0, optimizing ... @W:CL189 : ApbDriver.vhd(115) | Register bit Rdata(28) is always 0, optimizing ... @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 28 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 24 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 22 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 18 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 14 of Rdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 10 of Rdata(31 downto 0) Post processing for lpp.apb_fifowrite.ar_apb_fifowrite @N:CD630 : iopad.vhd(31) | Synthesizing techmap.iopad.rtl Post processing for techmap.iopad.rtl @N:CD630 : grgpio.vhd(37) | Synthesizing gaisler.grgpio.rtl Post processing for gaisler.grgpio.rtl @W:CL169 : grgpio.vhd(251) | Pruning Register r.bypass(6 downto 0) @W:CL169 : grgpio.vhd(251) | Pruning Register r.ilat(6 downto 0) @W:CL169 : grgpio.vhd(251) | Pruning Register r.edge(6 downto 0) @W:CL169 : grgpio.vhd(251) | Pruning Register r.level(6 downto 0) @W:CL169 : grgpio.vhd(251) | Pruning Register r.imask(6 downto 0) @N:CD630 : gptimer.vhd(39) | Synthesizing gaisler.gptimer.rtl Post processing for gaisler.gptimer.rtl @N:CD630 : apbctrl.vhd(35) | Synthesizing grlib.apbctrl.rtl Post processing for grlib.apbctrl.rtl @N:CD630 : irqmp.vhd(35) | Synthesizing gaisler.irqmp.rtl Post processing for gaisler.irqmp.rtl @W:CL169 : irqmp.vhd(248) | Pruning Register r.ibroadcast(15 downto 1) @N:CD630 : iopad.vhd(107) | Synthesizing techmap.iopadv.rtl Post processing for techmap.iopadv.rtl @N:CD630 : outpad.vhd(31) | Synthesizing techmap.outpad.rtl @W:CD638 : outpad.vhd(38) | Signal padx is undriven Post processing for techmap.outpad.rtl @N:CD630 : outpad.vhd(92) | Synthesizing techmap.outpadv.rtl Post processing for techmap.outpadv.rtl @N:CD630 : mctrl.vhd(35) | Synthesizing esa.mctrl.rtl @N:CD231 : mctrl.vhd(108) | Using onehot encoding for type memcycletype (idle="10000000") @W:CD638 : mctrl.vhd(186) | Signal sdmo.vhready is undriven @W:CD638 : mctrl.vhd(186) | Signal sdmo.bsel is undriven @W:CD638 : mctrl.vhd(186) | Signal sdmo.hsel is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.dqm is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.casn is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.rasn is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.sdwen is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.sdcsn is undriven @W:CD638 : mctrl.vhd(188) | Signal lsdo.sdcke is undriven @W:CD638 : mctrl.vhd(192) | Signal rrsbdrive is undriven Post processing for esa.mctrl.rtl @W:CL252 : mctrl.vhd(192) | Bit 0 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 1 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 2 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 3 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 4 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 5 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 6 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 7 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 8 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 9 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 10 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 11 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 12 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 13 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 14 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 15 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 16 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 17 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 18 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 19 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 20 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 21 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 22 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 23 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 24 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 25 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 26 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 27 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 28 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 29 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 30 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 31 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 32 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 33 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 34 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 35 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 36 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 37 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 38 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 39 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 40 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 41 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 42 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 43 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 44 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 45 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 46 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 47 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 48 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 49 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 50 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 51 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 52 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 53 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 54 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 55 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 56 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 57 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 58 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 59 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 60 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 61 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 62 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(192) | Bit 63 of signal rrsbdrive is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 0 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 1 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 2 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 3 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 4 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 5 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 6 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 7 of signal lsdo.dqm is floating - a simulation mismatch is possible @W:CL240 : mctrl.vhd(188) | lsdo.casn is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(188) | lsdo.rasn is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(188) | lsdo.sdwen is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 0 of signal lsdo.sdcsn is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 1 of signal lsdo.sdcsn is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 0 of signal lsdo.sdcke is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(188) | Bit 1 of signal lsdo.sdcke is floating - a simulation mismatch is possible @W:CL240 : mctrl.vhd(187) | sdi.idle is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(186) | sdmo.vhready is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(186) | sdmo.bsel is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(186) | sdmo.hsel is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : mctrl.vhd(68) | memo.ce is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 0 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 1 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 2 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 3 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 4 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 5 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 6 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 7 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 8 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 9 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 10 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 11 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 12 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 13 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 14 of signal memo.sa is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 0 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 1 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 2 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 3 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 4 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 5 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 6 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 7 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 8 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 9 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 10 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 11 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 12 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 13 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 14 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 15 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 16 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 17 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 18 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 19 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 20 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 21 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 22 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 23 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 24 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 25 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 26 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 27 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 28 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 29 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 30 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 31 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 32 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 33 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 34 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 35 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 36 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 37 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 38 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 39 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 40 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 41 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 42 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 43 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 44 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 45 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 46 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 47 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 48 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 49 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 50 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 51 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 52 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 53 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 54 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 55 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 56 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 57 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 58 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 59 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 60 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 61 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 62 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL252 : mctrl.vhd(68) | Bit 63 of signal memo.sddata is floating - a simulation mismatch is possible @W:CL169 : mctrl.vhd(990) | Pruning Register stdregs.rsbdrive_3(63 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.sd(63 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.sa(14 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.htrans(1 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.sdhsel @W:CL169 : mctrl.vhd(990) | Pruning Register r.hsel @W:CL169 : mctrl.vhd(990) | Pruning Register r.haddr(31 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.mcfg2.sdren @W:CL169 : mctrl.vhd(990) | Pruning Register r.mcfg2.srdis @W:CL169 : mctrl.vhd(990) | Pruning Register r.mcfg2.brdyen @W:CL169 : mctrl.vhd(990) | Pruning Register stdregs.r.nbdrive_3(3 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.ready8 @W:CL169 : mctrl.vhd(990) | Pruning Register r.readdata(31 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.sdwritedata(63 downto 0) @W:CL169 : mctrl.vhd(990) | Pruning Register r.writedata8(15 downto 0) @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramsn(2) to a constant 1 @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramsn(3) to a constant 1 @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramsn(4) to a constant 1 @W:CL189 : mctrl.vhd(990) | Register bit r.bstate(bread8) is always 0, optimizing ... @W:CL189 : mctrl.vhd(990) | Register bit r.bstate(bwrite8) is always 0, optimizing ... @W:CL189 : mctrl.vhd(990) | Register bit r.bstate(bread16) is always 0, optimizing ... @W:CL189 : mctrl.vhd(990) | Register bit r.bstate(bwrite16) is always 0, optimizing ... @W:CL260 : mctrl.vhd(994) | Pruning Register bit 4 of r.ramsn(4 downto 0) @W:CL260 : mctrl.vhd(994) | Pruning Register bit 3 of r.ramsn(4 downto 0) @W:CL260 : mctrl.vhd(994) | Pruning Register bit 2 of r.ramsn(4 downto 0) @N:CD630 : inpad.vhd(31) | Synthesizing techmap.inpad.rtl Post processing for techmap.inpad.rtl @N:CD630 : ahbuart.vhd(36) | Synthesizing gaisler.ahbuart.struct @N:CD630 : dcom.vhd(34) | Synthesizing gaisler.dcom.struct @N:CD231 : dcom.vhd(48) | Using onehot encoding for type dcom_state_type (idle="100000") Post processing for gaisler.dcom.struct @W:CL169 : dcom.vhd(146) | Pruning Register r.hresp(1 downto 0) @N:CD630 : dcom_uart.vhd(38) | Synthesizing gaisler.dcom_uart.rtl @N:CD233 : dcom_uart.vhd(65) | Using sequential encoding for type txfsmtype @N:CD233 : dcom_uart.vhd(64) | Using sequential encoding for type rxfsmtype Post processing for gaisler.dcom_uart.rtl @W:CL240 : dcom_uart.vhd(48) | uo.rxen is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : dcom_uart.vhd(48) | uo.flow is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : dcom_uart.vhd(48) | uo.txen is not assigned a value (floating) - a simulation mismatch is possible @W:CL189 : dcom_uart.vhd(321) | Register bit r.tshift(10) is always 1, optimizing ... @W:CL260 : dcom_uart.vhd(321) | Pruning Register bit 10 of r.tshift(10 downto 0) @N:CD630 : ahbmst.vhd(34) | Synthesizing gaisler.ahbmst.rtl Post processing for gaisler.ahbmst.rtl Post processing for gaisler.ahbuart.struct @N:CD630 : ahbctrl.vhd(36) | Synthesizing grlib.ahbctrl.rtl Post processing for grlib.ahbctrl.rtl @W:CL169 : ahbctrl.vhd(546) | Pruning Register reg0.r.defmst_3 @W:CL169 : ahbctrl.vhd(546) | Pruning Register r.beat(3 downto 0) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 0 of r.htrans(1 downto 0) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 15 of r.haddr(15 downto 2) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 14 of r.haddr(15 downto 2) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 13 of r.haddr(15 downto 2) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 12 of r.haddr(15 downto 2) @W:CL260 : ahbctrl.vhd(546) | Pruning Register bit 11 of r.haddr(15 downto 2) @N:CD630 : clkgen.vhd(31) | Synthesizing techmap.clkgen.struct Post processing for techmap.clkgen.struct @W:CL240 : clkgen.vhd(57) | clk2xu is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : clkgen.vhd(55) | clk4x is not assigned a value (floating) - a simulation mismatch is possible @N:CD630 : leon3mp.vhd(141) | Synthesizing work.clkint.syn_black_box Post processing for work.clkint.syn_black_box @N:CD630 : rstgen.vhd(28) | Synthesizing gaisler.rstgen.rtl Post processing for gaisler.rstgen.rtl Post processing for work.top.behavioral @W:CL252 : leon3mp.vhd(136) | Bit 0 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 1 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 2 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 3 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 4 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 5 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 6 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 7 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 8 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 9 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 10 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 11 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 12 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 13 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 14 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 15 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 16 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 17 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 18 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 19 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 20 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 21 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 22 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 23 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 24 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 25 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 26 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 27 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 28 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 29 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 30 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 31 of signal gpioi.sig_en is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 0 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 1 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 2 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 3 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 4 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 5 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 6 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 7 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 8 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 9 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 10 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 11 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 12 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 13 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 14 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 15 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 16 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 17 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 18 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 19 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 20 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 21 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 22 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 23 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 24 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 25 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 26 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 27 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 28 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 29 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 30 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(136) | Bit 31 of signal gpioi.sig_in is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 0 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 1 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 2 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 3 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 4 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 5 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 6 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 7 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 8 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 9 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 10 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 11 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 12 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 13 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 14 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(134) | Bit 15 of signal dsuo.pwd is floating - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(134) | dsuo.tstop is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(134) | dsuo.active is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(133) | dsui.break is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(133) | dsui.enable is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 0 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 1 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 2 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 3 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 4 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 5 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 6 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 7 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 8 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 9 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 10 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 11 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 12 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 13 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 14 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 15 of signal sdi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 0 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 1 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 2 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 3 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 4 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 5 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 6 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 7 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 8 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 9 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 10 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 11 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 12 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 13 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 14 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 15 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 16 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 17 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 18 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 19 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 20 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 21 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 22 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 23 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 24 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 25 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 26 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 27 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 28 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 29 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 30 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 31 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 32 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 33 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 34 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 35 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 36 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 37 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 38 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 39 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 40 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 41 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 42 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 43 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 44 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 45 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 46 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 47 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 48 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 49 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 50 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 51 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 52 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 53 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 54 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 55 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 56 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 57 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 58 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 59 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 60 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 61 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 62 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 63 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 64 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 65 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 66 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 67 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 68 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 69 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 70 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 71 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 72 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 73 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 74 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 75 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 76 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 77 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 78 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 79 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 80 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 81 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 82 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 83 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 84 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 85 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 86 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 87 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 88 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 89 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 90 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 91 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 92 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 93 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 94 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 95 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 96 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 97 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 98 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 99 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 100 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 101 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 102 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 103 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 104 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 105 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 106 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 107 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 108 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 109 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 110 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 111 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 112 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 113 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 114 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 115 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 116 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 117 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 118 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 119 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 120 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 121 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 122 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 123 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 124 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 125 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 126 of signal sdi.data is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(125) | Bit 127 of signal sdi.data is floating - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(125) | sdi.wprot is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(124) | wpo.wprothit is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(122) | memi.edac is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 0 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 1 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 2 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 3 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 4 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 5 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 6 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 7 of signal memi.scb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 0 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 1 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 2 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 3 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 4 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 5 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 6 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 7 of signal memi.cb is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 0 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 1 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 2 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 3 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 4 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 5 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 6 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 7 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 8 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 9 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 10 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 11 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 12 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 13 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 14 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 15 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 16 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 17 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 18 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 19 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 20 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 21 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 22 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 23 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 24 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 25 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 26 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 27 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 28 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 29 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 30 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 31 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 32 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 33 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 34 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 35 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 36 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 37 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 38 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 39 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 40 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 41 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 42 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 43 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 44 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 45 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 46 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 47 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 48 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 49 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 50 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 51 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 52 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 53 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 54 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 55 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 56 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 57 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 58 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 59 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 60 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 61 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 62 of signal memi.sd is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(122) | Bit 63 of signal memi.sd is floating - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(117) | apbuarto.rxen is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(117) | apbuarto.flow is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(117) | apbuarto.txen is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 0 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 1 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 2 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 3 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 4 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 5 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 6 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 7 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 8 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 9 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 10 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 11 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 12 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 13 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 14 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 15 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 16 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(117) | Bit 17 of signal apbuarto.scaler is floating - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(117) | apbuarto.txd is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(117) | apbuarto.rtsn is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(116) | apbuarti.extclk is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(116) | apbuarti.ctsn is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(116) | apbuarti.rxd is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(114) | ahbuarti.extclk is not assigned a value (floating) - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(114) | ahbuarti.ctsn is not assigned a value (floating) - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(104) | Bit 0 of signal cgi.clksel is floating - a simulation mismatch is possible @W:CL252 : leon3mp.vhd(104) | Bit 1 of signal cgi.clksel is floating - a simulation mismatch is possible @W:CL240 : leon3mp.vhd(104) | cgi.pllref is not assigned a value (floating) - a simulation mismatch is possible @W:CL245 : leon3mp.vhd(286) | Bit 7 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 8 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 9 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 10 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 11 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 12 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 13 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 14 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 15 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 16 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 17 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 18 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 19 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 20 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 21 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 22 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 23 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 24 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 25 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 26 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 27 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 28 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 29 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 30 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 31 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 32 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 33 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 34 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 35 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 36 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 37 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 38 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 39 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 40 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 41 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 42 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 43 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 44 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 45 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 46 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 47 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 48 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 49 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 50 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 51 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 52 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 53 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 54 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 55 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 56 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 57 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 58 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 59 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 60 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 61 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 62 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 63 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 64 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 65 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 66 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 67 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 68 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 69 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 70 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 71 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 72 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 73 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 74 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 75 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 76 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 77 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 78 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 79 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 80 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 81 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 82 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 83 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 84 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 85 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 86 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 87 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 88 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 89 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 90 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 91 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 92 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 93 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 94 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(286) | Bit 95 of input gpioi of instance grgpio0 is floating @W:CL245 : leon3mp.vhd(274) | Bit 0 of input gpti of instance timer0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 0 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 1 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 2 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 3 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 4 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(253) | Bit 5 of input irqi of instance irqctrl0 is floating @W:CL245 : leon3mp.vhd(208) | Bit 41 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 42 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 43 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 44 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 45 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 46 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 47 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 48 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 49 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 50 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 51 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 52 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 53 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 54 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 55 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 56 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 57 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 58 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 59 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 60 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 61 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 62 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 63 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 64 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 65 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 66 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 67 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 68 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 69 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 70 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 71 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 72 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 73 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 74 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 75 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 76 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 77 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 78 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 79 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 80 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 81 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 82 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 83 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 84 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 85 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 86 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 87 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 88 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 89 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 90 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 91 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 92 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 93 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 94 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 95 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 96 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 97 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 98 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 99 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 100 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 101 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 102 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 103 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 104 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 105 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 106 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 107 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 108 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 109 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 110 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 111 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 112 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 113 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 114 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 115 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 116 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 117 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 118 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 119 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 120 of input memi of instance sr1 is floating @W:CL245 : leon3mp.vhd(208) | Bit 121 of input memi of instance sr1 is floating @W:CL167 : leon3mp.vhd(208) | Input wpo of instance sr1 is floating @W:CL245 : leon3mp.vhd(195) | Bit 1 of input uarti of instance dcom0 is floating @W:CL245 : leon3mp.vhd(195) | Bit 2 of input uarti of instance dcom0 is floating @W:CL245 : leon3mp.vhd(175) | Bit 0 of input cgi of instance clkgen0 is floating @W:CL245 : leon3mp.vhd(175) | Bit 4 of input cgi of instance clkgen0 is floating @W:CL245 : leon3mp.vhd(175) | Bit 5 of input cgi of instance clkgen0 is floating @W:CL159 : rstgen.vhd(37) | Input testrst is unused @W:CL159 : rstgen.vhd(38) | Input testen is unused @W:CL159 : clkgen.vhd(53) | Input cgi is unused @W:CL246 : ahbctrl.vhd(67) | Input port bits 5935 to 738 of msto(5935 downto 0) are unused @W:CL246 : ahbctrl.vhd(67) | Input port bits 705 to 482 of msto(5935 downto 0) are unused @W:CL246 : ahbctrl.vhd(67) | Input port bits 370 to 367 of msto(5935 downto 0) are unused @W:CL246 : ahbctrl.vhd(67) | Input port bits 334 to 111 of msto(5935 downto 0) are unused @W:CL246 : ahbctrl.vhd(69) | Input port bits 5503 to 684 of slvo(5503 downto 0) are unused @W:CL246 : ahbctrl.vhd(69) | Input port bits 394 to 379 of slvo(5503 downto 0) are unused @W:CL246 : ahbctrl.vhd(69) | Input port bits 343 to 340 of slvo(5503 downto 0) are unused @W:CL246 : ahbctrl.vhd(69) | Input port bits 50 to 35 of slvo(5503 downto 0) are unused @W:CL246 : ahbmst.vhd(48) | Input port bits 87 to 51 of ahbi(87 downto 0) are unused @W:CL247 : ahbmst.vhd(48) | Input port bit 15 of ahbi(87 downto 0) is unused @W:CL246 : ahbmst.vhd(48) | Input port bits 13 to 0 of ahbi(87 downto 0) are unused @N:CL201 : dcom_uart.vhd(321) | Trying to extract state machine for register r.txstate Extracted state machine for register r.txstate State machine has 3 reachable states with original encodings of: 00 01 10 @N:CL201 : dcom_uart.vhd(321) | Trying to extract state machine for register r.rxstate Extracted state machine for register r.rxstate State machine has 4 reachable states with original encodings of: 00 01 10 11 @W:CL246 : dcom_uart.vhd(47) | Input port bits 2 to 1 of ui(2 downto 0) are unused @W:CL246 : dcom_uart.vhd(49) | Input port bits 117 to 68 of apbi(117 downto 0) are unused @W:CL246 : dcom_uart.vhd(49) | Input port bits 48 to 21 of apbi(117 downto 0) are unused @W:CL246 : dcom_uart.vhd(49) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : dcom_uart.vhd(49) | Input port bits 15 to 12 of apbi(117 downto 0) are unused @W:CL246 : dcom_uart.vhd(49) | Input port bits 10 to 0 of apbi(117 downto 0) are unused @N:CL201 : dcom.vhd(146) | Trying to extract state machine for register r.state Extracted state machine for register r.state State machine has 6 reachable states with original encodings of: 000001 000010 000100 001000 010000 100000 @W:CL246 : dcom.vhd(39) | Input port bits 14 to 3 of dmao(46 downto 0) are unused @W:CL247 : dcom.vhd(39) | Input port bit 0 of dmao(46 downto 0) is unused @W:CL247 : dcom.vhd(41) | Input port bit 4 of uarto(12 downto 0) is unused @W:CL247 : dcom.vhd(41) | Input port bit 1 of uarto(12 downto 0) is unused @W:CL159 : dcom.vhd(42) | Input ahbi is unused @W:CL260 : mctrl.vhd(990) | Pruning Register bit 0 of r.bstate(0 to 7) @W:CL260 : mctrl.vhd(990) | Pruning Register bit 1 of r.bstate(0 to 7) @W:CL260 : mctrl.vhd(990) | Pruning Register bit 2 of r.bstate(0 to 7) @W:CL260 : mctrl.vhd(990) | Pruning Register bit 3 of r.bstate(0 to 7) @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramoen(2) to a constant 1 @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramoen(3) to a constant 1 @W:CL190 : mctrl.vhd(994) | Optimizing register bit r.ramoen(4) to a constant 1 @W:CL260 : mctrl.vhd(994) | Pruning Register bit 4 of r.ramoen(4 downto 0) @W:CL260 : mctrl.vhd(994) | Pruning Register bit 3 of r.ramoen(4 downto 0) @W:CL260 : mctrl.vhd(994) | Pruning Register bit 2 of r.ramoen(4 downto 0) @W:CL246 : mctrl.vhd(67) | Input port bits 121 to 41 of memi(121 downto 0) are unused @W:CL246 : mctrl.vhd(67) | Input port bits 38 to 34 of memi(121 downto 0) are unused @W:CL246 : mctrl.vhd(69) | Input port bits 139 to 103 of ahbsi(139 downto 0) are unused @W:CL246 : mctrl.vhd(69) | Input port bits 99 to 94 of ahbsi(139 downto 0) are unused @W:CL246 : mctrl.vhd(69) | Input port bits 92 to 89 of ahbsi(139 downto 0) are unused @W:CL247 : mctrl.vhd(69) | Input port bit 53 of ahbsi(139 downto 0) is unused @W:CL246 : mctrl.vhd(69) | Input port bits 14 to 0 of ahbsi(139 downto 0) are unused @W:CL246 : mctrl.vhd(71) | Input port bits 117 to 79 of apbi(117 downto 0) are unused @W:CL247 : mctrl.vhd(71) | Input port bit 74 of apbi(117 downto 0) is unused @W:CL246 : mctrl.vhd(71) | Input port bits 68 to 63 of apbi(117 downto 0) are unused @W:CL246 : mctrl.vhd(71) | Input port bits 48 to 23 of apbi(117 downto 0) are unused @W:CL246 : mctrl.vhd(71) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : mctrl.vhd(71) | Input port bits 14 to 0 of apbi(117 downto 0) are unused @W:CL159 : mctrl.vhd(73) | Input wpo is unused @W:CL246 : irqmp.vhd(46) | Input port bits 117 to 98 of apbi(117 downto 0) are unused @W:CL247 : irqmp.vhd(46) | Input port bit 82 of apbi(117 downto 0) is unused @W:CL247 : irqmp.vhd(46) | Input port bit 66 of apbi(117 downto 0) is unused @W:CL246 : irqmp.vhd(46) | Input port bits 48 to 25 of apbi(117 downto 0) are unused @W:CL246 : irqmp.vhd(46) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : irqmp.vhd(46) | Input port bits 15 to 14 of apbi(117 downto 0) are unused @W:CL246 : irqmp.vhd(46) | Input port bits 12 to 0 of apbi(117 downto 0) are unused @N:CL201 : apbctrl.vhd(207) | Trying to extract state machine for register r.state Extracted state machine for register r.state State machine has 3 reachable states with original encodings of: 00 01 10 @W:CL246 : apbctrl.vhd(50) | Input port bits 103 to 94 of ahbi(139 downto 0) are unused @W:CL246 : apbctrl.vhd(50) | Input port bits 92 to 89 of ahbi(139 downto 0) are unused @W:CL246 : apbctrl.vhd(50) | Input port bits 56 to 51 of ahbi(139 downto 0) are unused @W:CL247 : apbctrl.vhd(50) | Input port bit 49 of ahbi(139 downto 0) is unused @W:CL246 : apbctrl.vhd(50) | Input port bits 47 to 36 of ahbi(139 downto 0) are unused @W:CL247 : apbctrl.vhd(50) | Input port bit 15 of ahbi(139 downto 0) is unused @W:CL246 : apbctrl.vhd(50) | Input port bits 13 to 0 of ahbi(139 downto 0) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 0 to 3 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 132 to 135 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 264 to 267 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 396 to 399 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 528 to 531 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 660 to 663 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 792 to 795 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 924 to 927 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1056 to 1059 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1188 to 1191 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1320 to 1323 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1452 to 1455 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1584 to 1587 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1716 to 1719 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1848 to 1851 of apbo(0 to 2111) are unused @W:CL246 : apbctrl.vhd(53) | Input port bits 1980 to 1983 of apbo(0 to 2111) are unused @W:CL246 : gptimer.vhd(54) | Input port bits 117 to 82 of apbi(117 downto 0) are unused @W:CL246 : gptimer.vhd(54) | Input port bits 48 to 24 of apbi(117 downto 0) are unused @W:CL246 : gptimer.vhd(54) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : gptimer.vhd(54) | Input port bits 15 to 13 of apbi(117 downto 0) are unused @W:CL246 : gptimer.vhd(54) | Input port bits 11 to 0 of apbi(117 downto 0) are unused @W:CL247 : gptimer.vhd(56) | Input port bit 1 of gpti(1 downto 0) is unused @W:CL246 : grgpio.vhd(53) | Input port bits 117 to 57 of apbi(117 downto 0) are unused @W:CL246 : grgpio.vhd(53) | Input port bits 48 to 22 of apbi(117 downto 0) are unused @W:CL246 : grgpio.vhd(53) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : grgpio.vhd(53) | Input port bits 15 to 5 of apbi(117 downto 0) are unused @W:CL246 : grgpio.vhd(53) | Input port bits 3 to 0 of apbi(117 downto 0) are unused @W:CL246 : grgpio.vhd(55) | Input port bits 95 to 7 of gpioi(95 downto 0) are unused @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 28 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 24 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 22 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 18 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 14 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 13 of Rdata(13 downto 11) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 17 of Rdata(17 downto 15) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 21 of Rdata(21 downto 19) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 13 of apbo.prdata(13 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 21 of apbo.prdata(21 downto 19) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 17 of apbo.prdata(17 downto 15) @W:CL246 : ApbDriver.vhd(58) | Input port bits 117 to 71 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 69 to 67 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 65 to 58 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 48 to 25 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 15 to 11 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 9 to 0 of apbi(117 downto 0) are unused @N:CL201 : RWbuf.vhd(80) | Trying to extract state machine for register fifoadr Extracted state machine for register fifoadr State machine has 2 reachable states with original encodings of: 00 10 @N:CL201 : RWbuf.vhd(80) | Trying to extract state machine for register state Extracted state machine for register state State machine has 7 reachable states with original encodings of: 0000001 0000010 0000100 0001000 0010000 0100000 1000000 @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 28 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 24 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 22 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 18 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 14 of apbo.prdata(31 downto 0) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 13 of Rdata(13 downto 11) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 17 of Rdata(17 downto 15) @W:CL260 : ApbDriver.vhd(115) | Pruning Register bit 21 of Rdata(21 downto 19) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 13 of apbo.prdata(13 downto 0) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 21 of apbo.prdata(21 downto 19) @W:CL260 : ApbDriver.vhd(161) | Pruning Register bit 17 of apbo.prdata(17 downto 15) @W:CL246 : ApbDriver.vhd(58) | Input port bits 117 to 71 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 69 to 67 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 65 to 58 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 48 to 25 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 18 to 17 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 15 to 10 of apbi(117 downto 0) are unused @W:CL246 : ApbDriver.vhd(58) | Input port bits 8 to 0 of apbi(117 downto 0) are unused @W:CL190 : Fifo_Write.vhd(53) | Optimizing register bit Wad_int(8) to a constant 0 @W:CL260 : Fifo_Write.vhd(53) | Pruning Register bit 8 of Wad_int(8 downto 0) @W:CL189 : Fifo_Write.vhd(53) | Register bit Wad_int_reg(8) is always 0, optimizing ... @W:CL260 : Fifo_Write.vhd(53) | Pruning Register bit 8 of Wad_int_reg(8 downto 0) @W:CL159 : memory_inferred.vhd(78) | Input rclk is unused @W:CL159 : syncram_2p.vhd(36) | Input renable is unused @W:CL159 : syncram_2p.vhd(43) | Input testin is unused @W:CL190 : Fifo_Read.vhd(55) | Optimizing register bit Rad_int(8) to a constant 0 @W:CL260 : Fifo_Read.vhd(55) | Pruning Register bit 8 of Rad_int(8 downto 0) @W:CL189 : Fifo_Read.vhd(55) | Register bit Rad_int_reg(8) is always 0, optimizing ... @W:CL260 : Fifo_Read.vhd(55) | Pruning Register bit 8 of Rad_int_reg(8 downto 0) @W:CL157 : leon3mp.vhd(280) | Output led has undriven bits - a simulation mismatch is possible @END Process took 0h:00m:12s realtime, 0h:00m:12s cputime # Tue Aug 23 13:18:31 2011 ###########################################################] Synopsys Actel Technology Mapper, Version map500act, Build 058R, Built Jan 18 2010 09:16:23 Copyright (C) 1994-2010, Synopsys Inc. All Rights Reserved Product Version D-2009.12A @N:MF249 : | Running in 32-bit mode. @N:MF258 : | Gated clock conversion disabled Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.0\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.18\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.17\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.13\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.4\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.15\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.6\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.9\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.8\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.11\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.10\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.5\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.12\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.7\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.14\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.1\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.16\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.3\.x0(outpad) Automatic dissolve during optimization of view:techmap.outpadv(rtl) of v\.2\.x0(outpad) Automatic dissolve during optimization of view:lpp.Top_FIFO(ar_top_fifo) of SRAM(syncram_2p) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.wri_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.roen_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.rwen_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.oen_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.iosn_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.roms_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.rams_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mempads\.addr_pad(outpadv) Automatic dissolve during optimization of view:work.top(behavioral) of mctrl2\.ramben_pads\.3\.x(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mctrl2\.ramben_pads\.2\.x(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mctrl2\.ramben_pads\.1\.x(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of mctrl2\.ramben_pads\.0\.x(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of dsutx_pad(outpad) Automatic dissolve during optimization of view:work.top(behavioral) of dsurx_pad(inpad) Automatic dissolve during optimization of view:work.top(behavioral) of clkgen0(clkgen) @W:MO111 : leon3mp.vhd(280) | tristate driver led_5 on net led_5 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(280) | tristate driver led_4 on net led_4 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(280) | tristate driver led_3 on net led_3 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(280) | tristate driver led_2 on net led_2 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(280) | tristate driver led_1 on net led_1 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri31 on net gpioi_tri31 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri30 on net gpioi_tri30 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri29 on net gpioi_tri29 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri28 on net gpioi_tri28 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri27 on net gpioi_tri27 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri26 on net gpioi_tri26 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri25 on net gpioi_tri25 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri24 on net gpioi_tri24 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri23 on net gpioi_tri23 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri22 on net gpioi_tri22 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri21 on net gpioi_tri21 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri20 on net gpioi_tri20 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri19 on net gpioi_tri19 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri18 on net gpioi_tri18 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri17 on net gpioi_tri17 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri16 on net gpioi_tri16 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri15 on net gpioi_tri15 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri14 on net gpioi_tri14 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri13 on net gpioi_tri13 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri12 on net gpioi_tri12 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri11 on net gpioi_tri11 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri10 on net gpioi_tri10 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri9 on net gpioi_tri9 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri8 on net gpioi_tri8 has its enable tied to GND (module top) @W:MO111 : leon3mp.vhd(285) | tristate driver gpioi_tri7 on net gpioi_tri7 has its enable tied to GND (module top) @W:MO129 : mctrl.vhd(990) | Sequential instance r.bexcn has been reduced to a combinational gate by constant propagation @W:MO129 : mctrl.vhd(990) | Sequential instance r.brdyn has been reduced to a combinational gate by constant propagation Automatic dissolve at startup in view:gaisler.ahbuart(struct) of ahbmst0(ahbmst) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.2\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.1\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.0\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.3\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.6\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.5\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.4\.x0(iopad) Automatic dissolve at startup in view:techmap.iopadv(rtl) of v\.7\.x0(iopad) Automatic dissolve at startup in view:lpp.Top_FIFO(ar_top_fifo) of SRAM.inf\.x0(generic_syncram_2p) Automatic dissolve at startup in view:lpp.APB_FifoWrite(ar_apb_fifowrite) of APB(ApbDriver_5_5_4095_0_8_17_8_8_256) Automatic dissolve at startup in view:lpp.APB_FifoRead(ar_apb_fiforead) of APB(ApbDriver_6_6_4095_0_8_17_8_8_256) @N:BN116 : apbdriver.vhd(105) | Removing sequential instance APB.Rec\.DEVICE_DataW[7:0] of view:PrimLib.dffre(prim) because there are no references to its outputs Automatic dissolve at startup in view:work.top(behavioral) of MEM2(APB_FifoRead) Automatic dissolve at startup in view:work.top(behavioral) of MEM1(APB_FifoWrite) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.2\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.6\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.3\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.4\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.5\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.0\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.pio_pads\.1\.pio_pad(iopad) Automatic dissolve at startup in view:work.top(behavioral) of gpio0\.grgpio0(grgpio) Automatic dissolve at startup in view:work.top(behavioral) of mempads\.bdr\.1\.data_pad(iopadv) Automatic dissolve at startup in view:work.top(behavioral) of mempads\.bdr\.2\.data_pad(iopadv) Automatic dissolve at startup in view:work.top(behavioral) of mempads\.bdr\.3\.data_pad(iopadv) Automatic dissolve at startup in view:work.top(behavioral) of mempads\.bdr\.0\.data_pad(iopadv) Automatic dissolve at startup in view:work.top(behavioral) of mctrl2\.sr1(mctrl) Automatic dissolve at startup in view:work.top(behavioral) of dcom0(ahbuart) Automatic dissolve at startup in view:work.top(behavioral) of ahb0(ahbctrl) Automatic dissolve at startup in view:work.top(behavioral) of rst0(rstgen) @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.echeck of view:PrimLib.sdffr(prim) because there are no references to its outputs @N:BN116 : mctrl.vhd(994) | Removing sequential instance mctrl2\.sr1.rbdrive[31:0] of view:PrimLib.dffs(prim) because there are no references to its outputs @W:BN132 : apbdriver.vhd(115) | Removing sequential instance MEM2.APB.Rdata[27:25], because it is equivalent to instance MEM2.APB.Rdata[31:29] @W:BN132 : apbdriver.vhd(115) | Removing sequential instance MEM1.APB.Rdata[27:25], because it is equivalent to instance MEM1.APB.Rdata[31:29] @W:BN132 : apbdriver.vhd(161) | Removing sequential instance MEM1.APB.apbo.prdata[31:29], because it is equivalent to instance MEM1.APB.apbo.prdata[27:25] @W:BN132 : apbdriver.vhd(161) | Removing sequential instance MEM2.APB.apbo.prdata[31:29], because it is equivalent to instance MEM2.APB.apbo.prdata[27:25] Available hyper_sources - for debug and ip models None Found @N:BN116 : rwbuf.vhd(80) | Removing sequential instance index_data_read[10:0] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : rwbuf.vhd(80) | Removing sequential instance index_data[10:0] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : rwbuf.vhd(80) | Removing sequential instance Sint[7:0] of view:PrimLib.dffe(prim) because there are no references to its outputs @N:BN116 : rwbuf.vhd(29) | Removing sequential instance send_data[7:0] of view:PrimLib.ram1(prim) because there are no references to its outputs Finished RTL optimizations (Time elapsed 0h:00m:01s; Memory used current: 61MB peak: 65MB) @W:MO129 : apbdriver.vhd(161) | Sequential instance MEM2.APB.apbo.prdata[10] has been reduced to a combinational gate by constant propagation @W:MO129 : apbdriver.vhd(161) | Sequential instance MEM1.APB.apbo.prdata[10] has been reduced to a combinational gate by constant propagation @W:MO129 : mctrl.vhd(990) | Sequential instance mctrl2.sr1.r.hresp[1] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[0] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[1] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[2] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[3] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[4] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[5] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[6] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[7] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[8] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[9] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[10] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[11] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[15] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[16] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[17] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[18] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[19] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[20] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[21] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[22] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[23] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[25] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[26] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[27] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[28] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[29] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[30] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatam[31] has been reduced to a combinational gate by constant propagation @W:MO161 : mctrl.vhd(990) | Register bit mctrl2\.sr1.r\.size[0] is always 0, optimizing ... @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[31] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[31] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[30] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[30] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[29] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[29] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[28] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[28] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[27] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[27] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[26] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[26] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[25] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[25] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[24] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[24] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[23] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[23] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[22] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[22] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.address[21] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(990) | Boundary register mctrl2\.sr1.r\.address[21] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(994) | Removing sequential instance mctrl2\.sr1.r\.romsn[1] of view:PrimLib.dffs(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(994) | Boundary register mctrl2\.sr1.r\.romsn[1] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(994) | Removing sequential instance mctrl2\.sr1.r\.ramsn[1] of view:PrimLib.dffs(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(994) | Boundary register mctrl2\.sr1.r\.ramsn[1] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @N:BN116 : mctrl.vhd(994) | Removing sequential instance mctrl2\.sr1.r\.ramoen[1] of view:PrimLib.dffs(prim) because there are no references to its outputs @A:BN291 : mctrl.vhd(994) | Boundary register mctrl2\.sr1.r\.ramoen[1] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[0] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[3] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[18] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[19] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[20] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[21] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[22] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[23] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[25] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[27] has been reduced to a combinational gate by constant propagation @W:MO129 : ahbctrl.vhd(546) | Sequential instance ahb0.r.hrdatas[28] has been reduced to a combinational gate by constant propagation Encoding state machine gaisler.dcom_uart(rtl)-r\.txstate[0:2] original code -> new code 00 -> 00 01 -> 01 10 -> 10 Encoding state machine gaisler.dcom_uart(rtl)-r\.rxstate[0:3] original code -> new code 00 -> 00 01 -> 01 10 -> 10 11 -> 11 @N:MF179 : stdlib.vhd(316) | Found 14 bit by 14 bit '<' comparator, 'uartop\.op_gt\.v\.brate2' Encoding state machine gaisler.dcom(struct)-r\.state[0:5] original code -> new code 000001 -> 000001 000010 -> 000010 000100 -> 000100 001000 -> 001000 010000 -> 010000 100000 -> 100000 @N:MF239 : stdlib.vhd(273) | Found 6 bit decrementor, 'un6_newlen[5:0]' @N:MF238 : stdlib.vhd(233) | Found 30 bit incrementor, 'un5_newaddr[29:0]' Encoding state machine grlib.apbctrl(rtl)-r\.state[0:2] original code -> new code 00 -> 00 01 -> 01 10 -> 10 @N:MF239 : stdlib.vhd(273) | Found 32 bit decrementor, 'un12_res[31:0]' @N:MF239 : stdlib.vhd(273) | Found 9 bit decrementor, 'un6_scaler[8:0]' Ram Decomposition Statistics for SRAM.inf\.x0.rfd[7:0] RAM 512x9 : 0 RAM 512x9 : 0 @N: : fifo_write.vhd(53) | Found counter in view:lpp.Fifo_Write(ar_fifo_write) inst Wad_int[7:0] @N: : fifo_read.vhd(55) | Found counter in view:lpp.Fifo_Read(ar_fifo_read) inst Rad_int[7:0] Encoding state machine lpp.RWbuf(ar_rwbuf)-state[0:6] original code -> new code 0000001 -> 0000001 0000010 -> 0000010 0000100 -> 0000100 0001000 -> 0001000 0010000 -> 0010000 0100000 -> 0100000 1000000 -> 1000000 Encoding state machine lpp.RWbuf(ar_rwbuf)-fifoadr_1[0:1] original code -> new code 00 -> 0 10 -> 1 Ram Decomposition Statistics for SRAM.inf\.x0.rfd[7:0] RAM 512x9 : 0 RAM 512x9 : 0 @W:MO129 : memory_inferred.vhd(91) | Sequential instance RADDR_REG1[8] has been reduced to a combinational gate by constant propagation @W:MO129 : memory_inferred.vhd(91) | Sequential instance DIN_REG1[8] has been reduced to a combinational gate by constant propagation @W:MO129 : memory_inferred.vhd(91) | Sequential instance WADDR_REG1[8] has been reduced to a combinational gate by constant propagation @W:MO129 : memory_inferred.vhd(91) | Sequential instance RADDR_REG1[8] has been reduced to a combinational gate by constant propagation @W:MO129 : memory_inferred.vhd(91) | Sequential instance DIN_REG1[8] has been reduced to a combinational gate by constant propagation @W:MO129 : memory_inferred.vhd(91) | Sequential instance WADDR_REG1[8] has been reduced to a combinational gate by constant propagation Automatic dissolve during optimization of view:gaisler.dcom(struct) of un1_r\.clen_1(PM_top_ADDC__0_2_M7A3P1000_FBGA144_-2) @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[8], because it is equivalent to instance ahb0.r.hrdatas[7] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[9], because it is equivalent to instance ahb0.r.hrdatas[7] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[11], because it is equivalent to instance ahb0.r.hrdatas[7] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatam[14], because it is equivalent to instance ahb0.r.hrdatam[24] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatam[13], because it is equivalent to instance ahb0.r.hrdatam[24] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatam[12], because it is equivalent to instance ahb0.r.hrdatam[24] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[6], because it is equivalent to instance ahb0.r.hrdatas[4] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[10], because it is equivalent to instance ahb0.r.hrdatas[4] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[31], because it is equivalent to instance ahb0.r.hrdatas[4] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[12], because it is equivalent to instance ahb0.r.hrdatas[5] @W:BN132 : ahbctrl.vhd(546) | Removing sequential instance ahb0.r.hrdatas[17], because it is equivalent to instance ahb0.r.hrdatas[16] Finished factoring (Time elapsed 0h:00m:04s; Memory used current: 72MB peak: 72MB) @W:MO161 : mctrl.vhd(990) | Register bit mctrl2\.sr1.r\.brmw is always 0, optimizing ... @N:BN116 : mctrl.vhd(990) | Removing sequential instance mctrl2\.sr1.r\.hresp[0] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : ahbmst.vhd(164) | Removing sequential instance dcom0.ahbmst0.r\.start of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : gptimer.vhd(271) | Removing sequential instance gpt\.timer0.r\.wdogn of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : apbctrl.vhd(207) | Removing sequential instance apb0.r\.haddr[1] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : apbctrl.vhd(207) | Removing sequential instance apb0.r\.haddr[0] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : irqmp.vhd(248) | Removing sequential instance irqctrl\.irqctrl0.r\.irl_0[3] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : irqmp.vhd(248) | Removing sequential instance irqctrl\.irqctrl0.r\.irl_0[2] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : irqmp.vhd(248) | Removing sequential instance irqctrl\.irqctrl0.r\.irl_0[1] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : irqmp.vhd(248) | Removing sequential instance irqctrl\.irqctrl0.r\.irl_0[0] of view:PrimLib.dff(prim) because there are no references to its outputs @N:BN116 : irqmp.vhd(248) | Removing sequential instance irqctrl\.irqctrl0.r\.cpurst[0] of view:PrimLib.dff(prim) because there are no references to its outputs @A:BN291 : irqmp.vhd(248) | Boundary register irqctrl\.irqctrl0.r\.cpurst[0] has been packed into a complex cell. To disable this register packing, set syn_keep=1 on the net between the register and the complex cell. Finished gated-clock and generated-clock conversion (Time elapsed 0h:00m:04s; Memory used current: 69MB peak: 72MB) Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:05s; Memory used current: 69MB peak: 74MB) Starting Early Timing Optimization (Time elapsed 0h:00m:05s; Memory used current: 69MB peak: 74MB) Finished Early Timing Optimization (Time elapsed 0h:00m:08s; Memory used current: 70MB peak: 74MB) Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:08s; Memory used current: 69MB peak: 74MB) Finished preparing to map (Time elapsed 0h:00m:09s; Memory used current: 73MB peak: 74MB) High Fanout Net Report ********************** Driver Instance / Pin Name Fanout, notes ------------------------------------------------------------------------------------- rst0.rstoutl / Q 326 : 83 asynchronous set/reset ahb0.r.hmaster[0] / Q 41 apb0.r.haddr[2] / Q 71 apb0.r.haddr[3] / Q 38 apb0.r.haddr[4] / Q 26 dcom0.dcom_uart0.uartop.scaler22 / Y 58 ahb0.r.cfgsel / Q 34 ahb0.r.hslave[0] / Q 34 ahb0.r.hmasterd[0] / Q 38 gpt.timer0.r.tsel[0] / Q 37 dcom0.dcom0.r.state[4] / Q 39 dcom0.dcom0.r.state[3] / Q 36 MEM1.APB.flagwr2 / Y 26 dcom0.dcom0.un1_r.state_4_0_0_0 / Y 31 dcom0.dcom0.comb.v.addr_1_i_0_a2_3[2] / Y 30 dcom0.dcom0.comb.v.addr_1_i_0_a2_2[2] / Y 30 ahb0.comb.hready_1_iv / Y 28 apb0.comb.v.prdata_1_0_a3[25] / Y 32 gpt.timer0.v.timers_2.value_0_sqmuxa / Y 33 gpt.timer0.comb.1.readdata_9_sn_m3 / Y 32 gpt.timer0.readdata_1_sqmuxa_1 / Y 33 apb0.v.pwdata_1_sqmuxa_i_i_a8 / Y 32 dcom0.dcom0.un1_v.data_0_sqmuxa_0_0 / Y 32 mctrl2.sr1.v.writedata_0_sqmuxa / Y 32 gpt.timer0.comb.v.timers_2.value_1_sn_m1_0_a2 / Y 32 gpt.timer0.comb.v.timers_1.value_1_sn_m1_0_a2 / Y 32 ===================================================================================== @N:FP130 : | Promoting Net rstn on CLKINT I_370 @N:FP130 : | Promoting Net apbi\.penable on CLKINT apb0.r\.penable_inferred_clock @N:FP130 : | Promoting Net apbi\.paddr[2] on CLKINT I_371 @N:FP130 : | Promoting Net dcom0.duarto\.lock on CLKINT I_372 Replicating Combinational Instance gpt.timer0.comb.v.timers_1.value_1_sn_m1_0_a2, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.comb.v.timers_2.value_1_sn_m1_0_a2, fanout 32 segments 2 Replicating Combinational Instance dcom0.dcom_uart0.v.brate_0_sqmuxa, fanout 28 segments 2 Replicating Combinational Instance mctrl2.sr1.v.writedata_0_sqmuxa, fanout 32 segments 2 Replicating Combinational Instance dcom0.dcom0.un1_v.data_0_sqmuxa_0_0, fanout 32 segments 2 Replicating Combinational Instance apb0.v.pwdata_1_sqmuxa_i_i_a8, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_2.value_1_sqmuxa, fanout 33 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_2.value_2_sqmuxa, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.readdata_1_sqmuxa_1, fanout 33 segments 2 Replicating Combinational Instance gpt.timer0.comb.1.readdata_9_sn_m3, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_1.value_1_sqmuxa, fanout 33 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_2.value_0_sqmuxa, fanout 34 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_1.value_2_sqmuxa, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_2.reload_1_sqmuxa, fanout 32 segments 2 Replicating Combinational Instance gpt.timer0.v.timers_1.reload_1_sqmuxa, fanout 32 segments 2 Replicating Combinational Instance apb0.comb.v.prdata_1_0_a3[25], fanout 32 segments 2 Replicating Combinational Instance ahb0.comb.hready_1_iv, fanout 28 segments 2 Replicating Combinational Instance dcom0.dcom0.comb.v.addr_1_i_0_a2_2[2], fanout 30 segments 2 Replicating Combinational Instance dcom0.dcom0.comb.v.addr_1_i_0_a2_3[2], fanout 30 segments 2 Replicating Combinational Instance dcom0.dcom0.un1_r.state_4_0_0_0, fanout 31 segments 2 Replicating Combinational Instance MEM1.APB.flagwr2, fanout 26 segments 2 Replicating Sequential Instance dcom0.dcom0.r.state[3], fanout 36 segments 2 Replicating Sequential Instance dcom0.dcom0.r.state[4], fanout 41 segments 2 Replicating Sequential Instance gpt.timer0.r.tsel[0], fanout 37 segments 2 Replicating Sequential Instance ahb0.r.hmasterd[0], fanout 38 segments 2 Replicating Sequential Instance ahb0.r.hslave[0], fanout 34 segments 2 Replicating Sequential Instance ahb0.r.cfgsel, fanout 34 segments 2 Replicating Sequential Instance apb0.r.haddr[4], fanout 26 segments 2 Replicating Sequential Instance apb0.r.haddr[3], fanout 39 segments 2 Replicating Sequential Instance ahb0.r.hmaster[0], fanout 42 segments 2 Finished technology mapping (Time elapsed 0h:00m:10s; Memory used current: 78MB peak: 81MB) Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:10s; Memory used current: 78MB peak: 81MB) Added 0 Buffers Added 30 Cells via replication Added 9 Sequential Cells via replication Added 21 Combinational Cells via replication Finished restoring hierarchy (Time elapsed 0h:00m:10s; Memory used current: 79MB peak: 81MB) Writing Analyst data base C:\opt\GRLIB\grlib-ft-fpga-1.0.21-b4003\designs\TEST-LEON-M7-LPP\synthesis\top.srm Finished Writing Netlist Databases (Time elapsed 0h:00m:11s; Memory used current: 77MB peak: 81MB) Writing EDIF Netlist and constraint files D-2009.12A Finished Writing EDIF Netlist and constraint files (Time elapsed 0h:00m:11s; Memory used current: 78MB peak: 81MB) @W:MT420 : | Found inferred clock top|clk50MHz with period 10.00ns. A user-defined clock should be declared on object "p:clk50MHz" @W:MT420 : | Found inferred clock apbctrl|r_penable_inferred_clock with period 10.00ns. A user-defined clock should be declared on object "n:apb0.r.penable" ##### START OF TIMING REPORT #####[ # Timing Report written on Tue Aug 23 13:18:45 2011 # Top view: top Library name: PA3 Operating conditions: COMWC-2 ( T = 70.0, V = 1.42, P = 1.30, tree_type = balanced_tree ) Requested Frequency: 100.0 MHz Wire load mode: top Wire load model: proasic3 Paths requested: 5 Constraint File(s): @N:MT320 : | This timing report estimates place and route data. Please look at the place and route timing report for final timing.. @N:MT322 : | Clock constraints cover only FF-to-FF paths associated with the clock.. Performance Summary ******************* Worst slack in design: -7.949 Requested Estimated Requested Estimated Clock Clock Starting Clock Frequency Frequency Period Period Slack Type Group ---------------------------------------------------------------------------------------------------------------------- top|clk50MHz 100.0 MHz 55.7 MHz 10.000 17.949 -7.949 inferred Inferred_clkgroup_0 ====================================================================================================================== Clock Relationships ******************* Clocks | rise to rise | fall to fall | rise to fall | fall to rise ----------------------------------------------------------------------------------------------------------------------------------------------------------- Starting Ending | constraint slack | constraint slack | constraint slack | constraint slack ----------------------------------------------------------------------------------------------------------------------------------------------------------- top|clk50MHz top|clk50MHz | 10.000 -7.949 | No paths - | No paths - | No paths - top|clk50MHz apbctrl|r_penable_inferred_clock | Diff grp - | No paths - | No paths - | No paths - apbctrl|r_penable_inferred_clock top|clk50MHz | Diff grp - | No paths - | No paths - | No paths - =========================================================================================================================================================== Note: 'No paths' indicates there are no paths in the design for that pair of clock edges. 'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups. Interface Information ********************* No IO constraint found ==================================== Detailed Report for Clock: top|clk50MHz ==================================== Starting Points with Worst Slack ******************************** Starting Arrival Instance Reference Type Pin Net Time Slack Clock ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] top|clk50MHz DFN1 Q tcnt[0] 0.550 -7.949 dcom0.dcom_uart0.r\.tcnt[1] top|clk50MHz DFN1 Q tcnt[1] 0.550 -7.757 apb0.r\.haddr[15] top|clk50MHz DFN1E0 Q paddr[15] 0.434 -5.730 apb0.r\.haddr[19] top|clk50MHz DFN1E0 Q paddr[19] 0.550 -5.682 dcom0.dcom_uart0.r\.scaler[1] top|clk50MHz DFN1E0 Q scaler_0[1] 0.550 -5.622 apb0.r\.haddr[14] top|clk50MHz DFN1E0 Q paddr[14] 0.434 -5.617 apb0.r\.haddr[18] top|clk50MHz DFN1E0 Q paddr[18] 0.550 -5.578 dcom0.dcom_uart0.r\.scaler[2] top|clk50MHz DFN1E0 Q scaler_0[2] 0.550 -5.308 dcom0.dcom_uart0.r\.scaler[3] top|clk50MHz DFN1E0 Q scaler_0[3] 0.550 -5.286 apb0.r\.haddr[12] top|clk50MHz DFN1E0 Q paddr[12] 0.434 -5.105 ======================================================================================================= Ending Points with Worst Slack ****************************** Starting Required Instance Reference Type Pin Net Time Slack Clock ----------------------------------------------------------------------------------------------------------- gpt\.timer0.r\.timers_1\.value[0] top|clk50MHz DFN1E0 D value_1_0[0] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[1] top|clk50MHz DFN1E0 D value_1[1] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[2] top|clk50MHz DFN1E0 D value_1_0[2] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[3] top|clk50MHz DFN1E0 D value_1[3] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[4] top|clk50MHz DFN1E0 D value_1_0[4] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[5] top|clk50MHz DFN1E0 D value_1_0[5] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[6] top|clk50MHz DFN1E0 D value_1_0[6] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[7] top|clk50MHz DFN1E0 D value_1[7] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[8] top|clk50MHz DFN1E0 D value_1_0[8] 9.572 -4.680 gpt\.timer0.r\.timers_1\.value[9] top|clk50MHz DFN1E0 D value_1[9] 9.572 -4.680 =========================================================================================================== Worst Path Information View Worst Path in Analyst *********************** Path information for path number 1: Requested Period: 10.000 - Setup time: 0.402 + Clock delay at ending point: 0.000 (ideal) = Required time: 9.598 - Propagation time: 17.547 - Clock delay at starting point: 0.000 (ideal) = Slack (critical) : -7.949 Number of logic level(s): 16 Starting point: dcom0.dcom_uart0.r\.tcnt[0] / Q Ending point: dcom0.dcom_uart0.r\.scaler[0] / D The start point is clocked by top|clk50MHz [rising] on pin CLK The end point is clocked by top|clk50MHz [rising] on pin CLK Instance / Net Pin Pin Arrival No. of Name Type Name Dir Delay Time Fan Out(s) ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] DFN1 Q Out 0.550 0.550 - tcnt[0] Net - - 1.063 - 6 dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B B In - 1.613 - dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B Y Out 0.469 2.082 - tcnt_RNITQC2[1] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT A In - 2.322 - dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT Y Out 0.130 2.452 - lock Net - - 1.195 - 58 dcom0.dcom_uart0.scaler.I_26 XOR2 B In - 3.647 - dcom0.dcom_uart0.scaler.I_26 XOR2 Y Out 0.700 4.347 - DWACT_ADD_CI_0_pog_array_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_75 AO1 A In - 4.587 - dcom0.dcom_uart0.scaler.I_75 AO1 Y Out 0.388 4.975 - DWACT_ADD_CI_0_g_array_1[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_96 AO1 B In - 5.577 - dcom0.dcom_uart0.scaler.I_96 AO1 Y Out 0.423 6.000 - DWACT_ADD_CI_0_g_array_2[0] Net - - 0.884 - 4 dcom0.dcom_uart0.scaler.I_83 AO1 B In - 6.884 - dcom0.dcom_uart0.scaler.I_83 AO1 Y Out 0.423 7.307 - DWACT_ADD_CI_0_g_array_3[0] Net - - 0.955 - 5 dcom0.dcom_uart0.scaler.I_78 AO1 B In - 8.263 - dcom0.dcom_uart0.scaler.I_78 AO1 Y Out 0.423 8.686 - DWACT_ADD_CI_0_g_array_10[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_102 AO1 B In - 9.288 - dcom0.dcom_uart0.scaler.I_102 AO1 Y Out 0.423 9.711 - DWACT_ADD_CI_0_g_array_11_2[0] Net - - 0.288 - 2 dcom0.dcom_uart0.scaler.I_87 AO1 B In - 9.999 - dcom0.dcom_uart0.scaler.I_87 AO1 Y Out 0.423 10.422 - DWACT_ADD_CI_0_g_array_12_6[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_66 XOR2 B In - 10.663 - dcom0.dcom_uart0.scaler.I_66 XOR2 Y Out 0.700 11.362 - scaler[15] Net - - 0.884 - 4 dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A A In - 12.246 - dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A Y Out 0.401 12.647 - tick_2 Net - - 0.288 - 2 dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 B In - 12.935 - dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 Y Out 0.427 13.362 - scaler_2_sqmuxa_i[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A A In - 13.602 - dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A Y Out 0.348 13.950 - scaler_1_sqmuxa Net - - 1.555 - 14 dcom0.dcom_uart0.r\.scaler_RNO_3[0] NOR2A B In - 15.505 - dcom0.dcom_uart0.r\.scaler_RNO_3[0] NOR2A Y Out 0.288 15.793 - N_462 Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO_2[0] AO1D C In - 16.033 - dcom0.dcom_uart0.r\.scaler_RNO_2[0] AO1D Y Out 0.472 16.506 - scaler_1_0_iv_0_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO[0] NOR3 C In - 16.746 - dcom0.dcom_uart0.r\.scaler_RNO[0] NOR3 Y Out 0.561 17.307 - scaler_1_0_iv[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler[0] DFN1E0 D In - 17.547 - ======================================================================================================= Total path delay (propagation time + setup) of 17.949 is 7.951(44.3%) logic and 9.998(55.7%) route. Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value Path information for path number 2: Requested Period: 10.000 - Setup time: 0.402 + Clock delay at ending point: 0.000 (ideal) = Required time: 9.598 - Propagation time: 17.530 - Clock delay at starting point: 0.000 (ideal) = Slack (non-critical) : -7.932 Number of logic level(s): 16 Starting point: dcom0.dcom_uart0.r\.tcnt[0] / Q Ending point: dcom0.dcom_uart0.r\.scaler[3] / D The start point is clocked by top|clk50MHz [rising] on pin CLK The end point is clocked by top|clk50MHz [rising] on pin CLK Instance / Net Pin Pin Arrival No. of Name Type Name Dir Delay Time Fan Out(s) ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] DFN1 Q Out 0.550 0.550 - tcnt[0] Net - - 1.063 - 6 dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B B In - 1.613 - dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B Y Out 0.469 2.082 - tcnt_RNITQC2[1] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT A In - 2.322 - dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT Y Out 0.130 2.452 - lock Net - - 1.195 - 58 dcom0.dcom_uart0.scaler.I_26 XOR2 B In - 3.647 - dcom0.dcom_uart0.scaler.I_26 XOR2 Y Out 0.700 4.347 - DWACT_ADD_CI_0_pog_array_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_75 AO1 A In - 4.587 - dcom0.dcom_uart0.scaler.I_75 AO1 Y Out 0.388 4.975 - DWACT_ADD_CI_0_g_array_1[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_96 AO1 B In - 5.577 - dcom0.dcom_uart0.scaler.I_96 AO1 Y Out 0.423 6.000 - DWACT_ADD_CI_0_g_array_2[0] Net - - 0.884 - 4 dcom0.dcom_uart0.scaler.I_83 AO1 B In - 6.884 - dcom0.dcom_uart0.scaler.I_83 AO1 Y Out 0.423 7.307 - DWACT_ADD_CI_0_g_array_3[0] Net - - 0.955 - 5 dcom0.dcom_uart0.scaler.I_78 AO1 B In - 8.263 - dcom0.dcom_uart0.scaler.I_78 AO1 Y Out 0.423 8.686 - DWACT_ADD_CI_0_g_array_10[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_102 AO1 B In - 9.288 - dcom0.dcom_uart0.scaler.I_102 AO1 Y Out 0.423 9.711 - DWACT_ADD_CI_0_g_array_11_2[0] Net - - 0.288 - 2 dcom0.dcom_uart0.scaler.I_87 AO1 B In - 9.999 - dcom0.dcom_uart0.scaler.I_87 AO1 Y Out 0.423 10.422 - DWACT_ADD_CI_0_g_array_12_6[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_66 XOR2 B In - 10.663 - dcom0.dcom_uart0.scaler.I_66 XOR2 Y Out 0.700 11.362 - scaler[15] Net - - 0.884 - 4 dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A A In - 12.246 - dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A Y Out 0.401 12.647 - tick_2 Net - - 0.288 - 2 dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 B In - 12.935 - dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 Y Out 0.427 13.362 - scaler_2_sqmuxa_i[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A A In - 13.602 - dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A Y Out 0.348 13.950 - scaler_1_sqmuxa Net - - 1.555 - 14 dcom0.dcom_uart0.r\.scaler_RNO_3[3] NOR2 A In - 15.505 - dcom0.dcom_uart0.r\.scaler_RNO_3[3] NOR2 Y Out 0.271 15.776 - N_450 Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO_2[3] AO1D C In - 16.017 - dcom0.dcom_uart0.r\.scaler_RNO_2[3] AO1D Y Out 0.472 16.489 - scaler_1_0_iv_0_0[3] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO[3] NOR3 C In - 16.729 - dcom0.dcom_uart0.r\.scaler_RNO[3] NOR3 Y Out 0.561 17.290 - scaler_1_0_iv[3] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler[3] DFN1E0 D In - 17.530 - ======================================================================================================= Total path delay (propagation time + setup) of 17.932 is 7.934(44.2%) logic and 9.998(55.8%) route. Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value Path information for path number 3: Requested Period: 10.000 - Setup time: 0.402 + Clock delay at ending point: 0.000 (ideal) = Required time: 9.598 - Propagation time: 17.530 - Clock delay at starting point: 0.000 (ideal) = Slack (non-critical) : -7.932 Number of logic level(s): 16 Starting point: dcom0.dcom_uart0.r\.tcnt[0] / Q Ending point: dcom0.dcom_uart0.r\.scaler[4] / D The start point is clocked by top|clk50MHz [rising] on pin CLK The end point is clocked by top|clk50MHz [rising] on pin CLK Instance / Net Pin Pin Arrival No. of Name Type Name Dir Delay Time Fan Out(s) ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] DFN1 Q Out 0.550 0.550 - tcnt[0] Net - - 1.063 - 6 dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B B In - 1.613 - dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B Y Out 0.469 2.082 - tcnt_RNITQC2[1] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT A In - 2.322 - dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT Y Out 0.130 2.452 - lock Net - - 1.195 - 58 dcom0.dcom_uart0.scaler.I_26 XOR2 B In - 3.647 - dcom0.dcom_uart0.scaler.I_26 XOR2 Y Out 0.700 4.347 - DWACT_ADD_CI_0_pog_array_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_75 AO1 A In - 4.587 - dcom0.dcom_uart0.scaler.I_75 AO1 Y Out 0.388 4.975 - DWACT_ADD_CI_0_g_array_1[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_96 AO1 B In - 5.577 - dcom0.dcom_uart0.scaler.I_96 AO1 Y Out 0.423 6.000 - DWACT_ADD_CI_0_g_array_2[0] Net - - 0.884 - 4 dcom0.dcom_uart0.scaler.I_83 AO1 B In - 6.884 - dcom0.dcom_uart0.scaler.I_83 AO1 Y Out 0.423 7.307 - DWACT_ADD_CI_0_g_array_3[0] Net - - 0.955 - 5 dcom0.dcom_uart0.scaler.I_78 AO1 B In - 8.263 - dcom0.dcom_uart0.scaler.I_78 AO1 Y Out 0.423 8.686 - DWACT_ADD_CI_0_g_array_10[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_102 AO1 B In - 9.288 - dcom0.dcom_uart0.scaler.I_102 AO1 Y Out 0.423 9.711 - DWACT_ADD_CI_0_g_array_11_2[0] Net - - 0.288 - 2 dcom0.dcom_uart0.scaler.I_87 AO1 B In - 9.999 - dcom0.dcom_uart0.scaler.I_87 AO1 Y Out 0.423 10.422 - DWACT_ADD_CI_0_g_array_12_6[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_66 XOR2 B In - 10.663 - dcom0.dcom_uart0.scaler.I_66 XOR2 Y Out 0.700 11.362 - scaler[15] Net - - 0.884 - 4 dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A A In - 12.246 - dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A Y Out 0.401 12.647 - tick_2 Net - - 0.288 - 2 dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 B In - 12.935 - dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 Y Out 0.427 13.362 - scaler_2_sqmuxa_i[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A A In - 13.602 - dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A Y Out 0.348 13.950 - scaler_1_sqmuxa Net - - 1.555 - 14 dcom0.dcom_uart0.r\.scaler_RNO_3[4] NOR2 A In - 15.505 - dcom0.dcom_uart0.r\.scaler_RNO_3[4] NOR2 Y Out 0.271 15.776 - N_446 Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO_2[4] AO1D C In - 16.017 - dcom0.dcom_uart0.r\.scaler_RNO_2[4] AO1D Y Out 0.472 16.489 - scaler_1_0_iv_0_0[4] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO[4] NOR3 C In - 16.729 - dcom0.dcom_uart0.r\.scaler_RNO[4] NOR3 Y Out 0.561 17.290 - scaler_1_0_iv[4] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler[4] DFN1E0 D In - 17.530 - ======================================================================================================= Total path delay (propagation time + setup) of 17.932 is 7.934(44.2%) logic and 9.998(55.8%) route. Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value Path information for path number 4: Requested Period: 10.000 - Setup time: 0.402 + Clock delay at ending point: 0.000 (ideal) = Required time: 9.598 - Propagation time: 17.530 - Clock delay at starting point: 0.000 (ideal) = Slack (non-critical) : -7.932 Number of logic level(s): 16 Starting point: dcom0.dcom_uart0.r\.tcnt[0] / Q Ending point: dcom0.dcom_uart0.r\.scaler[5] / D The start point is clocked by top|clk50MHz [rising] on pin CLK The end point is clocked by top|clk50MHz [rising] on pin CLK Instance / Net Pin Pin Arrival No. of Name Type Name Dir Delay Time Fan Out(s) ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] DFN1 Q Out 0.550 0.550 - tcnt[0] Net - - 1.063 - 6 dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B B In - 1.613 - dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B Y Out 0.469 2.082 - tcnt_RNITQC2[1] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT A In - 2.322 - dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT Y Out 0.130 2.452 - lock Net - - 1.195 - 58 dcom0.dcom_uart0.scaler.I_26 XOR2 B In - 3.647 - dcom0.dcom_uart0.scaler.I_26 XOR2 Y Out 0.700 4.347 - DWACT_ADD_CI_0_pog_array_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_75 AO1 A In - 4.587 - dcom0.dcom_uart0.scaler.I_75 AO1 Y Out 0.388 4.975 - DWACT_ADD_CI_0_g_array_1[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_96 AO1 B In - 5.577 - dcom0.dcom_uart0.scaler.I_96 AO1 Y Out 0.423 6.000 - DWACT_ADD_CI_0_g_array_2[0] Net - - 0.884 - 4 dcom0.dcom_uart0.scaler.I_83 AO1 B In - 6.884 - dcom0.dcom_uart0.scaler.I_83 AO1 Y Out 0.423 7.307 - DWACT_ADD_CI_0_g_array_3[0] Net - - 0.955 - 5 dcom0.dcom_uart0.scaler.I_78 AO1 B In - 8.263 - dcom0.dcom_uart0.scaler.I_78 AO1 Y Out 0.423 8.686 - DWACT_ADD_CI_0_g_array_10[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_102 AO1 B In - 9.288 - dcom0.dcom_uart0.scaler.I_102 AO1 Y Out 0.423 9.711 - DWACT_ADD_CI_0_g_array_11_2[0] Net - - 0.288 - 2 dcom0.dcom_uart0.scaler.I_87 AO1 B In - 9.999 - dcom0.dcom_uart0.scaler.I_87 AO1 Y Out 0.423 10.422 - DWACT_ADD_CI_0_g_array_12_6[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_66 XOR2 B In - 10.663 - dcom0.dcom_uart0.scaler.I_66 XOR2 Y Out 0.700 11.362 - scaler[15] Net - - 0.884 - 4 dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A A In - 12.246 - dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A Y Out 0.401 12.647 - tick_2 Net - - 0.288 - 2 dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 B In - 12.935 - dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 Y Out 0.427 13.362 - scaler_2_sqmuxa_i[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A A In - 13.602 - dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A Y Out 0.348 13.950 - scaler_1_sqmuxa Net - - 1.555 - 14 dcom0.dcom_uart0.r\.scaler_RNO_3[5] NOR2 A In - 15.505 - dcom0.dcom_uart0.r\.scaler_RNO_3[5] NOR2 Y Out 0.271 15.776 - N_442 Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO_2[5] AO1D C In - 16.017 - dcom0.dcom_uart0.r\.scaler_RNO_2[5] AO1D Y Out 0.472 16.489 - scaler_1_0_iv_0_0[5] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO[5] NOR3 C In - 16.729 - dcom0.dcom_uart0.r\.scaler_RNO[5] NOR3 Y Out 0.561 17.290 - scaler_1_0_iv[5] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler[5] DFN1E0 D In - 17.530 - ======================================================================================================= Total path delay (propagation time + setup) of 17.932 is 7.934(44.2%) logic and 9.998(55.8%) route. Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value Path information for path number 5: Requested Period: 10.000 - Setup time: 0.402 + Clock delay at ending point: 0.000 (ideal) = Required time: 9.598 - Propagation time: 17.530 - Clock delay at starting point: 0.000 (ideal) = Slack (non-critical) : -7.932 Number of logic level(s): 16 Starting point: dcom0.dcom_uart0.r\.tcnt[0] / Q Ending point: dcom0.dcom_uart0.r\.scaler[7] / D The start point is clocked by top|clk50MHz [rising] on pin CLK The end point is clocked by top|clk50MHz [rising] on pin CLK Instance / Net Pin Pin Arrival No. of Name Type Name Dir Delay Time Fan Out(s) ------------------------------------------------------------------------------------------------------- dcom0.dcom_uart0.r\.tcnt[0] DFN1 Q Out 0.550 0.550 - tcnt[0] Net - - 1.063 - 6 dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B B In - 1.613 - dcom0.dcom_uart0.r\.tcnt_RNITQC2[1] NOR2B Y Out 0.469 2.082 - tcnt_RNITQC2[1] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT A In - 2.322 - dcom0.dcom_uart0.r\.tcnt_RNITQC2_1[1] CLKINT Y Out 0.130 2.452 - lock Net - - 1.195 - 58 dcom0.dcom_uart0.scaler.I_26 XOR2 B In - 3.647 - dcom0.dcom_uart0.scaler.I_26 XOR2 Y Out 0.700 4.347 - DWACT_ADD_CI_0_pog_array_0[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_75 AO1 A In - 4.587 - dcom0.dcom_uart0.scaler.I_75 AO1 Y Out 0.388 4.975 - DWACT_ADD_CI_0_g_array_1[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_96 AO1 B In - 5.577 - dcom0.dcom_uart0.scaler.I_96 AO1 Y Out 0.423 6.000 - DWACT_ADD_CI_0_g_array_2[0] Net - - 0.884 - 4 dcom0.dcom_uart0.scaler.I_83 AO1 B In - 6.884 - dcom0.dcom_uart0.scaler.I_83 AO1 Y Out 0.423 7.307 - DWACT_ADD_CI_0_g_array_3[0] Net - - 0.955 - 5 dcom0.dcom_uart0.scaler.I_78 AO1 B In - 8.263 - dcom0.dcom_uart0.scaler.I_78 AO1 Y Out 0.423 8.686 - DWACT_ADD_CI_0_g_array_10[0] Net - - 0.602 - 3 dcom0.dcom_uart0.scaler.I_102 AO1 B In - 9.288 - dcom0.dcom_uart0.scaler.I_102 AO1 Y Out 0.423 9.711 - DWACT_ADD_CI_0_g_array_11_2[0] Net - - 0.288 - 2 dcom0.dcom_uart0.scaler.I_87 AO1 B In - 9.999 - dcom0.dcom_uart0.scaler.I_87 AO1 Y Out 0.423 10.422 - DWACT_ADD_CI_0_g_array_12_6[0] Net - - 0.240 - 1 dcom0.dcom_uart0.scaler.I_66 XOR2 B In - 10.663 - dcom0.dcom_uart0.scaler.I_66 XOR2 Y Out 0.700 11.362 - scaler[15] Net - - 0.884 - 4 dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A A In - 12.246 - dcom0.dcom_uart0.r\.scaler_RNIIGOM3[15] OR2A Y Out 0.401 12.647 - tick_2 Net - - 0.288 - 2 dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 B In - 12.935 - dcom0.dcom_uart0.r\.rxen_RNIBEM79 MX2 Y Out 0.427 13.362 - scaler_2_sqmuxa_i[0] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A A In - 13.602 - dcom0.dcom_uart0.r\.rxen_RNINI61C OR2A Y Out 0.348 13.950 - scaler_1_sqmuxa Net - - 1.555 - 14 dcom0.dcom_uart0.r\.scaler_RNO_3[7] NOR2 A In - 15.505 - dcom0.dcom_uart0.r\.scaler_RNO_3[7] NOR2 Y Out 0.271 15.776 - N_434 Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO_2[7] AO1D C In - 16.017 - dcom0.dcom_uart0.r\.scaler_RNO_2[7] AO1D Y Out 0.472 16.489 - scaler_1_0_iv_0_0[7] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler_RNO[7] NOR3 C In - 16.729 - dcom0.dcom_uart0.r\.scaler_RNO[7] NOR3 Y Out 0.561 17.290 - scaler_1_0_iv[7] Net - - 0.240 - 1 dcom0.dcom_uart0.r\.scaler[7] DFN1E0 D In - 17.530 - ======================================================================================================= Total path delay (propagation time + setup) of 17.932 is 7.934(44.2%) logic and 9.998(55.8%) route. Path delay compensated for clock skew. Clock skew is added to clock-to-out value, and is subtracted from setup time value ##### END OF TIMING REPORT #####] -------------------------------------------------------------------------------- Target Part: M7A3P1000_FBGA144_-2 Report for cell top.behavioral Core Cell usage: cell count area count*area AND2 57 1.0 57.0 AND2A 4 1.0 4.0 AND3 47 1.0 47.0 AND3A 1 1.0 1.0 AO1 61 1.0 61.0 AO1A 21 1.0 21.0 AO1B 67 1.0 67.0 AO1C 48 1.0 48.0 AO1D 53 1.0 53.0 AOI1 10 1.0 10.0 AOI1A 5 1.0 5.0 AOI1B 63 1.0 63.0 AX1 6 1.0 6.0 AX1C 6 1.0 6.0 AXO5 1 1.0 1.0 AXOI4 1 1.0 1.0 CLKINT 5 0.0 0.0 GND 27 0.0 0.0 INV 18 1.0 18.0 MX2 278 1.0 278.0 MX2A 51 1.0 51.0 MX2B 18 1.0 18.0 MX2C 161 1.0 161.0 NAND2 9 1.0 9.0 NOR2 133 1.0 133.0 NOR2A 142 1.0 142.0 NOR2B 191 1.0 191.0 NOR3 53 1.0 53.0 NOR3A 63 1.0 63.0 NOR3B 36 1.0 36.0 NOR3C 99 1.0 99.0 OA1 13 1.0 13.0 OA1A 78 1.0 78.0 OA1B 20 1.0 20.0 OA1C 28 1.0 28.0 OAI1 10 1.0 10.0 OR2 83 1.0 83.0 OR2A 206 1.0 206.0 OR2B 214 1.0 214.0 OR3 78 1.0 78.0 OR3A 37 1.0 37.0 OR3B 45 1.0 45.0 OR3C 67 1.0 67.0 VCC 27 0.0 0.0 XA1A 39 1.0 39.0 XA1B 3 1.0 3.0 XA1C 12 1.0 12.0 XAI1 1 1.0 1.0 XAI1A 1 1.0 1.0 XNOR2 138 1.0 138.0 XOR2 100 1.0 100.0 ZOR3 3 1.0 3.0 DFI1E0P0 3 1.0 3.0 DFN1 357 1.0 357.0 DFN1C0 20 1.0 20.0 DFN1E0 174 1.0 174.0 DFN1E0C0 18 1.0 18.0 DFN1E0P0 7 1.0 7.0 DFN1E1 328 1.0 328.0 DFN1E1C0 28 1.0 28.0 DFN1E1P0 10 1.0 10.0 DFN1P0 3 1.0 3.0 DFN1P1C1 2 1.0 2.0 DLN1 40 1.0 40.0 RAM512X18 2 0.0 0.0 ----- ---------- TOTAL 3930 3869.0 IO Cell usage: cell count BIBUF 39 INBUF 5 OUTBUF 51 TRIBUFF 5 ----- TOTAL 100 Core Cells : 3869 of 24576 (16%) IO Cells : 100 RAM/ROM Usage Summary Block Rams : 2 of 32 (6%) Mapper successful! Process took 0h:00m:11s realtime, 0h:00m:11s cputime # Tue Aug 23 13:18:45 2011 ###########################################################]